# 64-Channel Serial-to-Parallel Converter with P-Channel Open Drain Controllable Output Current #### **Features** - 5V CMOS Logic - Up to -85V Output Voltage - · Output Current Source Control - · 16 MHz Equivalent Data Rate - · Latched Data Outputs - Forward and Reverse Shifting Options (DIR pin) - Diode to V<sub>DD</sub> allows Efficient Power Recovery ### **Applications** - · Plasma Panel Driver - · Display Driver - · Print Head Driver - · Relay Driver - · Microelectromechanical Systems Applications #### **General Description** The HV57009 is a low-voltage to high-voltage serial-to-parallel converter with P-channel open drain outputs. This device has been designed as a driver for plasma panels. The device has two parallel 32-bit Shift registers, permitting data rates twice the speed of one in a single clock cycle. There are also 64 latches and control logic to perform the blanking of the outputs. HV<sub>OUT</sub>1 is connected to the first stage of the first Shift register through the blanking logic. Data is shifted through the Shift registers on the logic low-to-high transition of the clock. The DIR pin causes counter-clockwise shifting when connected to V<sub>SS</sub> and clockwise shifting when connected to $V_{\text{DD}}$ . A data output buffer is provided for cascading devices. This output reflects the current status of the last bit of the Shift register, H<sub>VOUT</sub>64. The operation of the Shift register is not affected by the latch enable (LE) and the blanking (BL) inputs. Data transfer from the Shift registers to the latches occurs when the LE input is high. The data in the latches is stored when LE is low. The HV57009 has 64 channels of output constant-current sourcing capability. They are adjustable from 0.1 mA to 2 mA through one external resistor or a current source. #### Package Type # **Functional Block Diagram** # **Typical Application Circuit** #### 1.0 ELECTRICAL CHARACTERISTICS #### **Absolute Maximum Ratings†** | Supply Voltage, V <sub>DD</sub> (Note 1) | | |-----------------------------------------------|--------------------------------| | Output Voltage, V <sub>NN</sub> (Note 1) | V <sub>DD</sub> +0.5V to –95V | | Logic Input Levels (Note 1) | –0.3V to V <sub>DD</sub> +0.3V | | Ground Current (Note 2) | | | Operating Ambient Temperature, T <sub>A</sub> | | | Storage Temperature, T <sub>S</sub> | –65°C to +150°C | | Continuous Total Power Dissipation: | | | 80-lead PQFP (Note 3) | 1200 mW | | | | **† Notice:** Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at those or any other conditions above those indicated in the operational sections of this specification is not intended. Exposure to maximum rating conditions for extended periods may affect device reliability. - Note 1: All voltages are referenced to $V_{SS}$ . - 2: Duty cycle is limited by the total power dissipated in the package. - 3: For operations above 25°C ambient, derate linearly to the maximum operating temperature at 20 mW/°C. #### RECOMMENDED OPERATING CONDITIONS | Parameter | Sym. | Min. | Тур. | Max. | Unit | Conditions | |-------------------------------|-------------------|-----------------------|------|----------|------|------------| | Logic Supply Voltage | $V_{DD}$ | 4.5 | _ | 5.5 | V | | | High-Voltage Output Voltage | HV <sub>OUT</sub> | <del>-</del> 85 | _ | $V_{DD}$ | V | | | High-Level Input Voltage | V <sub>IH</sub> | V <sub>DD</sub> -1.2V | _ | $V_{DD}$ | V | | | Low-Level Input Voltage | V <sub>IL</sub> | 0 | _ | 1.2 | V | | | Clask Francisco per Degister | £ | DC | _ | 8 | MHz | | | Clock Frequency per Register | f <sub>CLK</sub> | DC | _ | 4.5 | MHz | | | Operating Ambient Temperature | T <sub>A</sub> | -40 | | +85 | °C | | # DC ELECTRICAL CHARACTERISTICS **Electrical Specifications:** All voltages are referenced to $V_{SS}$ , $V_{SS}$ = 0, and $T_A$ = 25°C. Current going out of the chip is considered negative. | Parameter | | Sym. | Min. | Тур. | Max. | Unit | Conditions | |--------------------------------------------------------|-------------------|------------------|-----------------------|------|----------|------|--------------------------------------------------------------------------------| | V <sub>DD</sub> Supply Current | | I <sub>DD</sub> | _ | | 15 | mA | $V_{DD} = V_{DD}$ maximum,<br>$f_{CLK} = 8$ MHz | | High-Voltage Supply Cu | rrent | I <sub>NN</sub> | _ | 1 | -10 | μΑ | Outputs off, $HV_{OUT} = -85V$ (total of all outputs) | | Quiescent V <sub>DD</sub> Supply C | Current | I <sub>DDQ</sub> | | | 100 | μΑ | All inputs = $V_{DD}$ ,<br>except +IN = $V_{SS}$ = GND | | High Lovel Output | Data Out | \/ | V <sub>DD</sub> -0.5V | _ | _ | V | I <sub>O</sub> = –100 μA | | High-Level Output | HV <sub>OUT</sub> | V <sub>OH</sub> | +1 | _ | $V_{DD}$ | V | $I_O = -2 \text{ mA}$ | | Low-Level Output | Data Out | V <sub>OL</sub> | _ | _ | +0.5 | V | I <sub>O</sub> = 100 μA | | High-Level Logic Input C | Current | I <sub>IH</sub> | _ | _ | 1 | μΑ | $V_{IH} = V_{DD}$ | | Low-Level Logic Input C | urrent | $I_{IL}$ | _ | l | -1 | μΑ | V <sub>IL</sub> = 0V | | High Output Source Cur | ront | | _ | _ | -2 | mA | $V_{REF}$ = 2V, $R_{EXT}$ = 1 kΩ,<br>See Figure 3-3 and Figure 3-4. | | High-Output Source Cur | rent | I <sub>CS</sub> | -0.1 | _ | _ | mA | $V_{REF}$ = 0.1V, $R_{EXT}$ = 1 k $\Omega$ ,<br>See Figure 3-3 and Figure 3-4. | | High-Voltage Output Sou<br>for I <sub>REF</sub> = 2 mA | urce Current | ΔI <sub>CS</sub> | _ | | 10 | % | $V_{REF}$ = 2V, $R_{EXT}$ = 1 k $\Omega$ , | # **AC ELECTRICAL CHARACTERISTICS** **Electrical Specifications:** Logic signal inputs and data inputs have $t_r$ , $t_f \le 5$ ns (10% and 90% points) for measurements | measurements. | | | | | | | |-----------------------------------------------------------------|------------------------------------|------|------|------|------|------------------------| | Parameter | Sym. | Min. | Тур. | Max. | Unit | Conditions | | Clark Fraguency | f | DC | | 8 | MHz | Per register | | Clock Frequency | f <sub>CLK</sub> | 5 | ı | 4.5 | MHz | When cascading devices | | Clock Width High or Low | $t_{WL}$ , $t_{WH}$ | 62 | | | ns | | | Data Set-Up Time before Clock Rises | t <sub>SU</sub> | 20 | l | _ | ns | | | Data Hold Time after Clock Rises | t <sub>H</sub> | 15 | | _ | ns | | | Time from Latch Enable to HV <sub>OUT</sub> | t <sub>ON</sub> , t <sub>OFF</sub> | | | 500 | ns | C <sub>L</sub> = 15 pF | | Latch Enable Pulse Width | $t_{WLE}$ | 25 | | _ | ns | | | Delay Time Clock to Latch Enable Low to High | t <sub>DLE</sub> | 45 | | _ | ns | | | Latch Enable Set-Up Time before Clock Rises | t <sub>SLE</sub> | 0 | | _ | ns | | | Delay Time Clock to Data Low to High | t <sub>DLH</sub> | | | 150 | ns | C <sub>L</sub> = 15 pF | | Delay Time Clock to Data High to Low | t <sub>DHL</sub> | | | 150 | ns | C <sub>L</sub> = 15 pF | | Maximum Allowable Clock Rise and Fall Time (10% and 90% Points) | t <sub>r</sub> , t <sub>f</sub> | _ | _ | 100 | ns | | # **TEMPERATURE SPECIFICATIONS** | Parameter | Sym. | Min. | Тур. | Max. | Unit | Conditions | |-------------------------------|----------------|------|------|------|------|------------| | TEMPERATURE RANGE | | | | | | | | Operating Ambient Temperature | $T_A$ | -40 | _ | +85 | °C | | | Storage Temperature | T <sub>S</sub> | -65 | _ | +150 | °C | | | PACKAGE THERMAL RESISTANCE | | | | | | | | 80-lead PQFP | $\theta_{JA}$ | _ | 37 | _ | °C/W | | # **Timing Waveforms** # 2.0 PIN DESCRIPTION The details on the pins of HV57009 are listed on Table 2-1. Refer to **Package Type** for the location of pins. TABLE 2-1: PIN FUNCTION TABLE | Pin Number | Pin Name | Description | |------------|----------|------------------------------------| | 1 | HVOUT24 | High-voltage output | | 2 | HVOUT23 | High-voltage output | | 3 | HVOUT22 | High-voltage output | | 4 | HVOUT21 | High-voltage output | | 5 | HVOUT20 | High-voltage output | | 6 | HVOUT19 | High-voltage output | | 7 | HVOUT18 | High-voltage output | | 8 | HVOUT17 | High-voltage output | | 9 | HVOUT16 | High-voltage output | | 10 | HVOUT15 | High-voltage output | | 11 | HVOUT14 | High-voltage output | | 12 | HVOUT13 | High-voltage output | | 13 | HVOUT12 | High-voltage output | | 14 | HVOUT11 | High-voltage output | | 15 | HVOUT10 | High-voltage output | | 16 | HVOUT9 | High-voltage output | | 17 | HVOUT8 | High-voltage output | | 18 | HVOUT7 | High-voltage output | | 19 | HVOUT6 | High-voltage output | | 20 | HVOUT5 | High-voltage output | | 21 | HVOUT4 | High-voltage output | | 22 | HVOUT3 | High-voltage output | | 23 | HVOUT2 | High-voltage output | | 24 | HVOUT1 | High-voltage output | | 25 | DI/O1A | Data Input/Output 1A pin | | 26 | DI/O2A | Data Input/Output 2A pin | | 27 | NC | No connection | | 28 | NC | No connection | | 29 | ĪĒ | Latch enable pin | | 30 | CLK | Clock pin | | 31 | BL | Blanking pin | | 32 | VSS | Reference voltage (usually ground) | | 33 | DIR | Direction pin (See Note 1.) | | 34 | VDD | Logic supply voltage (See Note 2.) | **Note 1:** Pin designation for DIR = $V_{DD}$ . <sup>2: 0.1</sup> μF capacitor is needed between VDD and VBP (pin 40) for better output current stability and to prevent transient cross-coupling between outputs. See Figure 3-3 and Figure 3-4. # HV57009 TABLE 2-1: PIN FUNCTION TABLE (CONTINUED) | Pin Number | Pin Name | Description | |------------|----------|------------------------------------| | 35 | -IN | -IN input pin | | 36 | DI/O2B | Data Input/Output 2B pin | | 37 | DI/O1B | Data Input/Output 1B pin | | 38 | NC | No connection | | 39 | +IN | +IN input pin | | 40 | VBP | Bias control voltage (See Note 2.) | | 41 | HVOUT64 | High-voltage output | | 42 | HVOUT63 | High-voltage output | | 43 | HVOUT62 | High-voltage output | | 44 | HVOUT61 | High-voltage output | | 45 | HVOUT60 | High-voltage output | | 46 | HVOUT59 | High-voltage output | | 47 | HVOUT58 | High-voltage output | | 48 | HVOUT57 | High-voltage output | | 49 | HVOUT56 | High-voltage output | | 50 | HVOUT55 | High-voltage output | | 51 | HVOUT54 | High-voltage output | | 52 | HVOUT53 | High-voltage output | | 53 | HVOUT52 | High-voltage output | | 54 | HVOUT51 | High-voltage output | | 55 | HVOUT50 | High-voltage output | | 56 | HVOUT49 | High-voltage output | | 57 | HVOUT48 | High-voltage output | | 58 | HVOUT47 | High-voltage output | | 59 | HVOUT46 | High-voltage output | | 60 | HVOUT45 | High-voltage output | | 61 | HVOUT44 | High-voltage output | | 62 | HVOUT43 | High-voltage output | | 63 | HVOUT42 | High-voltage output | | 64 | HVOUT41 | High-voltage output | | 65 | HVOUT40 | High-voltage output | | 66 | HVOUT39 | High-voltage output | | 67 | HVOUT38 | High-voltage output | | 68 | HVOUT37 | High-voltage output | | 69 | HVOUT36 | High-voltage output | | 70 | HVOUT35 | High-voltage output | | 71 | HVOUT34 | High-voltage output | | 72 | HVOUT33 | High-voltage output | | 73 | HVOUT32 | High-voltage output | **Note 1:** Pin designation for DIR = $V_{DD}$ . <sup>2: 0.1</sup> μF capacitor is needed between VDD and VBP (pin 40) for better output current stability and to prevent transient cross-coupling between outputs. See Figure 3-3 and Figure 3-4. TABLE 2-1: PIN FUNCTION TABLE (CONTINUED) | Pin Number | Pin Name | Description | |------------|----------|---------------------| | 74 | HVOUT31 | High-voltage output | | 75 | HVOUT30 | High-voltage output | | 76 | HVOUT29 | High-voltage output | | 77 | HVOUT28 | High-voltage output | | 78 | HVOUT27 | High-voltage output | | 79 | HVOUT26 | High-voltage output | | 80 | HVOUT25 | High-voltage output | **Note 1:** Pin designation for DIR = $V_{DD}$ . <sup>2: 0.1</sup> μF capacitor is needed between VDD and VBP (pin 40) for better output current stability and to prevent transient cross-coupling between outputs. See Figure 3-3 and Figure 3-4. #### 3.0 **FUNCTIONAL DESCRIPTION** Follow the steps in Table 3-1 to power up and power down the HV57009. **TABLE 3-1: POWER-UP AND POWER-DOWN SEQUENCE** | | Power-up | Power-down | | | | |------|------------------------------------------------------------|------------|-------------------------|--|--| | Step | Description | Step | Description | | | | 1 | Connect ground. | 1 | Remove V <sub>PP.</sub> | | | | 2 | Apply V <sub>DD</sub> . | 2 | Remove all inputs. | | | | 3 | Set all inputs (Data, CLK, Enable, etc.) to a known state. | 3 | Remove V <sub>DD.</sub> | | | | 4 | Apply V <sub>PP.</sub> | 4 | Disconnect ground. | | | **TABLE 3-2:** TRUTH FUNCTION TABLE | Function | | | | Input | Outputs | | | | |------------------------|-----------------------|-----|----|-------|---------|---------------------------|--------------------------|-----------------------| | Function | Data | CLK | LE | BL | DIR | Shift Register | High-voltage Output | Data Out | | All O/P High | Х | Х | Χ | L | Х | * | ON | * | | Data Falls Through | L | 1 | Ι | Н | Х | LL | ON | L | | (Latches Transparent) | Н | 1 | Ι | Н | Х | НН | OFF | Н | | Data Stored in Latches | Х | Χ | ┙ | Н | Х | * | Inversion of stored data | * | | | D <sub>I/O</sub> 1-2A | 1 | Ι | Н | Н | $Q_N \rightarrow Q_{N+1}$ | New ON or OFF | D <sub>I/O</sub> 1-2B | | I/O Relation | D <sub>I/O</sub> 1-2A | 1 | ┙ | Н | Н | $Q_N \rightarrow Q_{N+1}$ | Previous ON or OFF | D <sub>I/O</sub> 1-2B | | I/O Relation | D <sub>I/O</sub> 1-2B | 1 | L | Н | L | $Q_N \rightarrow Q_{N-1}$ | Previous ON or OFF | D <sub>I/O</sub> 1-2A | | | D <sub>I/O</sub> 1-2B | 1 | Н | Н | Ĺ | $Q_N \rightarrow Q_{N-1}$ | New ON or OFF | D <sub>I/O</sub> 1-2A | H = V<sub>DD</sub> (Logic)/V<sub>NN</sub> (HV Outputs) L = V<sub>SS</sub> ↑ = Low-to-high transition Note: <sup>\* =</sup> Dependent on the previous stage's state. See Figure 3-2 for D<sub>IN</sub> and D<sub>OUT</sub> pin designation for clockwise and counter-clockwise shifts. FIGURE 3-1: Input and Output Equivalent Circuits. FIGURE 3-2: Shift Register Operation. # 3.1 Typical Current Programing Circuits FIGURE 3-3: Negative Control Circuit. FIGURE 3-4: Positive Control Circuit. Figure 3-3 and Figure 3-4 show the programming circuits to control the high-voltage output current limit. A reference current $I_{REF}$ is set by the external resistor $R_{EXT}$ and reference voltage $V_{REF}$ . The current mirror formed by the matching transistors uses the reference current to cap the maximum allowed current at the high-voltage output. The relationship between $I_{OUT}$ and $I_{REF}$ are shown in Equation 3-1 and Equation 3-2. #### **EQUATION 3-1:** $$I_{OUT} = I_{REF} = |V_{REF}| / R_{EXT}$$ #### **EQUATION 3-2:** If $$I_{OUT} = 2$$ mA and $V_{REF} = -5V \rightarrow R_{EXT} = 2.5 \text{ k}\Omega$ If $$I_{OUT} = 1$$ mA and $R_{EXT} = 1$ k $\Omega \rightarrow V_{REF} = -1V$ If R<sub>EXT</sub> > 10 k $\Omega$ , add series network R<sub>D</sub> and C<sub>D</sub> to ground for stability as shown in Figure 3-3 and Figure 3-4. This control method behaves linearly as long as the operational amplifier is not saturated. However, it requires a negative power source and needs to provide a current $I_{REF} = I_{OUT}$ for each HV57009 chip being controlled. If $HV_{OUT} \ge +1V$ , the $HV_{OUT}$ cascade may no longer operate as a perfect current source, and the output current will diminish. This effect depends on the magnitude of the output current. Given $I_{OUT}$ and $V_{REF}$ , the $R_{EXT}$ can be calculated using Equation 3-3: #### **EQUATION 3-3:** $$R_{EXT} = V_{REF}/I_{REF} = V_{REF}/I_{OUT}$$ The intersection of a set of $I_{OUT}$ and $V_{REF}$ values can be located in Figure 3-5. The value picked for $R_{EXT}$ must always be in the shaded area for linear operation. This control method has the advantage that $V_{REF}$ is positive and draws leakage current only. If $R_{EXT} > 10 \ k\Omega,$ add series network $R_D$ and $C_D$ to ground for stability as shown in Figure 3-3 and Figure 3-4. **Note:** Lower reference current, $I_{REF}$ , results in higher distortion, $\Delta I_{CS}$ , on the output. FIGURE 3-5: I<sub>OUT</sub> vs. I<sub>REF</sub> #### 4.0 PACKAGE MARKING INFORMATION # 4.1 Packaging Information **Legend:** XX...X Product Code or Customer-specific information Year code (last digit of calendar year) Y Year code (last digit of calendar year) YY Year code (last 2 digits of calendar year) WW Week code (week of January 1 is week '01') NNN Alphanumeric traceability code e3 Pb-free JEDEC® designator for Matte Tin (Sn) This package is Pb-free. The Pb-free JEDEC designator (e3) can be found on the outer packaging for this package. **Note**: In the event the full Microchip part number cannot be marked on one line, it will be carried over to the next line, thus limiting the number of available characters for product code or customer-specific information. Package may or not include the corporate logo. # 80-Lead PQFP Package Outline (PG) 20.00x14.00mm body, 3.40mm height (max), 0.80mm pitch, 3.90mm footprint Note: For the most current package drawings, see the Microchip Packaging Specification at www.microchip.com/packaging. #### Note: A Pin 1 identifier must be located in the index area indicated. The Pin 1 identifier can be: a molded mark/identifier; an embedded metal marker; or a printed indicator. | Symbo | ol | Α | A1 | A2 | b | D | D1 | E | E1 | е | L | L1 | L2 | θ | θ1 | |--------|-----|-------|-------|------|------|--------|--------|--------|--------|-------------|------|-------------|-------------|------------|-----| | Dimen- | MIN | 2.80* | 0.25 | 2.55 | 0.30 | 23.65* | 19.80* | 17.65* | 13.80* | | 0.73 | | | 0° | 5° | | sion | NOM | - | - | 2.80 | - | 23.90 | 20.00 | 17.90 | 14.00 | 0.80<br>BSC | 0.88 | 1.95<br>REF | 0.25<br>BSC | 3.5° | - | | (mm) | MAX | 3.40 | 0.50* | 3.05 | 0.45 | 24.15* | 20.20* | 18.15* | 14.20* | | 1.03 | | | <b>7</b> ° | 16° | JEDEC Registration MO-112, Variation CB-1, Issue B, Sept. 1995. \* This dimension is not specified in the JEDEC drawing. Drawings not to scale. NOTES: # APPENDIX A: REVISION HISTORY # Revision A (April 2018) - Converted Supertex Doc # DSFP-HV57009 to Microchip DS20005856A - Removed "HVCMOS® Technology" in the Features section - Changed the package marking format - Made minor changes throughout the document # PRODUCT IDENTIFICATION SYSTEM To order or obtain information, e.g., on pricing or delivery, contact your local Microchip representative or sales office. | PART NO. | <u>xx</u> | | - <u>x</u> - <u>x</u> | Exar | mple: | | |----------------|--------------------|---|-----------------------------------------------------------------------------------------------|------|--------------|-------------------------------------------------------------------------------------------------------------------------------| | Device | Package<br>Options | | Environmental Media Type | a) H | HV57009PG-G: | 64-Channel Serial-to-Parallel<br>Converter with P-Channel Open<br>Drain Controllable Output<br>Current, 80-lead PQFP, 66/Tray | | Device: | HV57009 | = | 64-Channel Serial-to-Parallel Converter with P-Channel Open Drain Controllable Output Current | | | • | | Package: | PG | = | 80-lead PQFP | | | | | Environmental: | G | = | Lead (Pb)-free/RoHS-compliant Package | | | | | Media Type: | (blank) | = | 66/Tray for a PG Package | | | | #### Note the following details of the code protection feature on Microchip devices: - · Microchip products meet the specification contained in their particular Microchip Data Sheet. - Microchip believes that its family of products is one of the most secure families of its kind on the market today, when used in the intended manner and under normal conditions. - There are dishonest and possibly illegal methods used to breach the code protection feature. All of these methods, to our knowledge, require using the Microchip products in a manner outside the operating specifications contained in Microchip's Data Sheets. Most likely, the person doing so is engaged in theft of intellectual property. - Microchip is willing to work with the customer who is concerned about the integrity of their code. - Neither Microchip nor any other semiconductor manufacturer can guarantee the security of their code. Code protection does not mean that we are guaranteeing the product as "unbreakable." Code protection is constantly evolving. We at Microchip are committed to continuously improving the code protection features of our products. Attempts to break Microchip's code protection feature may be a violation of the Digital Millennium Copyright Act. If such acts allow unauthorized access to your software or other copyrighted work, you may have a right to sue for relief under that Act. Information contained in this publication regarding device applications and the like is provided only for your convenience and may be superseded by updates. It is your responsibility to ensure that your application meets with your specifications. MICROCHIP MAKES NO REPRESENTATIONS OR WARRANTIES OF ANY KIND WHETHER EXPRESS OR IMPLIED, WRITTEN OR ORAL, STATUTORY OR OTHERWISE, RELATED TO THE INFORMATION, INCLUDING BUT NOT LIMITED TO ITS CONDITION, QUALITY, PERFORMANCE, MERCHANTABILITY OR FITNESS FOR PURPOSE. Microchip disclaims all liability arising from this information and its use. Use of Microchip devices in life support and/or safety applications is entirely at the buyer's risk, and the buyer agrees to defend, indemnify and hold harmless Microchip from any and all damages, claims, suits, or expenses resulting from such use. No licenses are conveyed, implicitly or otherwise, under any Microchip intellectual property rights unless otherwise stated. Microchip received ISO/TS-16949:2009 certification for its worldwide headquarters, design and wafer fabrication facilities in Chandler and Tempe, Arizona; Gresham, Oregon and design centers in California and India. The Company's quality system processes and procedures are for its PIC® MCUs and dsPIC® DSCs, KEELOQ® code hopping devices, Serial EEPROMs, microperipherals, nonvolatile memory and analog products. In addition, Microchip's quality system for the design and manufacture of development systems is ISO 9001:2000 certified. # QUALITY MANAGEMENT SYSTEM CERTIFIED BY DNV = ISO/TS 16949= #### **Trademarks** The Microchip name and logo, the Microchip logo, AnyRate, AVR, AVR logo, AVR Freaks, BeaconThings, BitCloud, CryptoMemory, CryptoRF, dsPIC, FlashFlex, flexPWR, Heldo, JukeBlox, KEELOQ, KEELOQ logo, Kleer, LANCheck, LINK MD, maXStylus, maXTouch, MediaLB, megaAVR, MOST, MOST logo, MPLAB, OptoLyzer, PIC, picoPower, PICSTART, PIC32 logo, Prochip Designer, QTouch, RightTouch, SAM-BA, SpyNIC, SST, SST Logo, SuperFlash, tinyAVR, UNI/O, and XMEGA are registered trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. ClockWorks, The Embedded Control Solutions Company, EtherSynch, Hyper Speed Control, HyperLight Load, IntelliMOS, mTouch, Precision Edge, and Quiet-Wire are registered trademarks of Microchip Technology Incorporated in the U.S.A. Adjacent Key Suppression, AKS, Analog-for-the-Digital Age, Any Capacitor, Anyln, AnyOut, BodyCom, chipKIT, chipKIT logo, CodeGuard, CryptoAuthentication, CryptoCompanion, CryptoController, dsPICDEM, dsPICDEM.net, Dynamic Average Matching, DAM, ECAN, EtherGREEN, In-Circuit Serial Programming, ICSP, Inter-Chip Connectivity, JitterBlocker, KleerNet, KleerNet logo, Mindi, MiWi, motorBench, MPASM, MPF, MPLAB Certified logo, MPLIB, MPLINK, MultiTRAK, NetDetach, Omniscient Code Generation, PICDEM, PICDEM.net, PICkit, PICtail, PureSilicon, QMatrix, RightTouch logo, REAL ICE, Ripple Blocker, SAM-ICE, Serial Quad I/O, SMART-I.S., SQI, SuperSwitcher, SuperSwitcher II, Total Endurance, TSHARC, USBCheck, VariSense, ViewSpan, WiperLock, Wireless DNA, and ZENA are trademarks of Microchip Technology Incorporated in the U.S.A. and other countries. $\ensuremath{\mathsf{SQTP}}$ is a service mark of Microchip Technology Incorporated in the U.S.A. Silicon Storage Technology is a registered trademark of Microchip Technology Inc. in other countries. GestIC is a registered trademark of Microchip Technology Germany II GmbH & Co. KG, a subsidiary of Microchip Technology Inc., in other countries. All other trademarks mentioned herein are property of their respective companies. © 2018, Microchip Technology Incorporated, All Rights Reserved. ISBN: 978-1-5224-2951-7 # Worldwide Sales and Service #### **AMERICAS** Corporate Office 2355 West Chandler Blvd. Chandler, AZ 85224-6199 Tel: 480-792-7200 Fax: 480-792-7277 Technical Support: http://www.microchip.com/ support Web Address: www.microchip.com Atlanta Duluth, GA Tel: 678-957-9614 Fax: 678-957-1455 **Austin, TX** Tel: 512-257-3370 Boston Westborough, MA Tel: 774-760-0087 Fax: 774-760-0088 Chicago Itasca, IL Tel: 630-285-0071 Fax: 630-285-0075 **Dallas** Addison, TX Tel: 972-818-7423 Fax: 972-818-2924 **Detroit** Novi, MI Tel: 248-848-4000 Houston, TX Tel: 281-894-5983 Indianapolis Noblesville, IN Tel: 317-773-8323 Fax: 317-773-5453 Fax: 317-773-8323 Fax: 317-773-5453 Tel: 317-536-2380 **Los Angeles** Mission Viejo, CA Tel: 949-462-9523 Fax: 949-462-9608 Tel: 951-273-7800 **Raleigh, NC** Tel: 919-844-7510 New York, NY Tel: 631-435-6000 San Jose, CA Tel: 408-735-9110 Tel: 408-436-4270 Canada - Toronto Tel: 905-695-1980 Fax: 905-695-2078 #### ASIA/PACIFIC Australia - Sydney Tel: 61-2-9868-6733 **China - Beijing** Tel: 86-10-8569-7000 China - Chengdu Tel: 86-28-8665-5511 **China - Chongqing** Tel: 86-23-8980-9588 **China - Dongguan** Tel: 86-769-8702-9880 China - Guangzhou Tel: 86-20-8755-8029 China - Hangzhou Tel: 86-571-8792-8115 China - Hong Kong SAR Tel: 852-2943-5100 China - Nanjing Tel: 86-25-8473-2460 China - Qingdao Tel: 86-532-8502-7355 China - Shanghai Tel: 86-21-3326-8000 China - Shenyang Tel: 86-24-2334-2829 China - Shenzhen Tel: 86-755-8864-2200 China - Suzhou Tel: 86-186-6233-1526 **China - Wuhan** Tel: 86-27-5980-5300 China - Xian Tel: 86-29-8833-7252 China - Xiamen Tel: 86-592-2388138 **China - Zhuhai** Tel: 86-756-3210040 #### ASIA/PACIFIC India - Bangalore Tel: 91-80-3090-4444 India - New Delhi Tel: 91-11-4160-8631 India - Pune Tel: 91-20-4121-0141 **Japan - Osaka** Tel: 81-6-6152-7160 **Japan - Tokyo** Tel: 81-3-6880- 3770 Korea - Daegu Tel: 82-53-744-4301 Korea - Seoul Tel: 82-2-554-7200 Malaysia - Kuala Lumpur Tel: 60-3-7651-7906 Malaysia - Penang Tel: 60-4-227-8870 Philippines - Manila Tel: 63-2-634-9065 **Singapore** Tel: 65-6334-8870 **Taiwan - Hsin Chu** Tel: 886-3-577-8366 Taiwan - Kaohsiung Tel: 886-7-213-7830 **Taiwan - Taipei** Tel: 886-2-2508-8600 Thailand - Bangkok Tel: 66-2-694-1351 Vietnam - Ho Chi Minh Tel: 84-28-5448-2100 #### **EUROPE** Austria - Wels Tel: 43-7242-2244-39 Fax: 43-7242-2244-393 **Denmark - Copenhagen** Tel: 45-4450-2828 Fax: 45-4485-2829 Finland - Espoo Tel: 358-9-4520-820 France - Paris Tel: 33-1-69-53-63-20 Fax: 33-1-69-30-90-79 Germany - Garching Tel: 49-8931-9700 **Germany - Haan** Tel: 49-2129-3766400 Germany - Heilbronn Tel: 49-7131-67-3636 Germany - Karlsruhe Tel: 49-721-625370 **Germany - Munich** Tel: 49-89-627-144-0 Fax: 49-89-627-144-44 Germany - Rosenheim Tel: 49-8031-354-560 **Israel - Ra'anana** Tel: 972-9-744-7705 Italy - Milan Tel: 39-0331-742611 Fax: 39-0331-466781 Italy - Padova Tel: 39-049-7625286 **Netherlands - Drunen** Tel: 31-416-690399 Fax: 31-416-690340 Norway - Trondheim Tel: 47-7289-7561 **Poland - Warsaw** Tel: 48-22-3325737 Romania - Bucharest Tel: 40-21-407-87-50 **Spain - Madrid** Tel: 34-91-708-08-90 Fax: 34-91-708-08-91 **Sweden - Gothenberg** Tel: 46-31-704-60-40 Sweden - Stockholm Tel: 46-8-5090-4654 **UK - Wokingham** Tel: 44-118-921-5800 Fax: 44-118-921-5820