

Click here to ask an associate for production status of specific part numbers.

### MAX17579/MAX17580

# 4.5V to 60V, 300mA High-Efficiency, Synchronous, Inverting Output DC-DC Converters

### **General Description**

The Himalaya series of voltage regulator ICs, power modules, and chargers enable cooler, smaller, and simpler power-supply solutions. The MAX17579 and MAX17580 are high-efficiency, high-voltage, inverting, Himalaya synchronous DC-DC converters with integrated MOSFETs and internal compensation. The devices generate output voltages (V<sub>OUT</sub>) from -0.9V to -36V and can deliver up to 300mA of load current from a wide 4.5V to (60V-|V<sub>OUT</sub>|) input-voltage range.

The devices feature peak current-mode control architecture. The MAX17579 operates in continuous conduction mode (CCM) at all loads, thus, providing a constant frequency operation. The MAX17580 operates in discontinuous conduction mode (DCM) for superior efficiency at light loads. Low minimum on-time allows higher switching frequencies and small solution sizes.

The devices allow the EN/UVLO,  $\overline{\text{RESET}}$  and RT/SYNC pins to be driven by signals that are referenced to system ground, eliminating the need for external-level shifter circuits. The feedback-voltage regulation accuracy is  $\pm 1.3\%$  over a wide -40°C to  $\pm 125$ °C temperature range. The devices are available in a compact 12-pin (3mm x 3mm) TDFN-EP package. Simulation models are available.

### **Applications**

- Industrial Control Power Supply
- General Purpose Point-of-Load
- Gate-Drive Circuits
- Motion Control
- Wall-Transformer Regulation
- High-Voltage, Single-Board System

### **Benefits and Features**

- Reduces External Components and Total Cost
  - · Synchronous Operation
  - · All-Ceramic Capacitors, Compact Layout
  - Internal Loop Compensation
  - System Ground Referenced I/O Pins (EN/UVLO, RESET)
- Flexibility to Support Multiple Rails in a System
  - Adjustable Output Voltage Range from -0.9V to -36V
  - Wide 4.5V to (60V-|V<sub>OUT</sub>|) Input-Voltage Range
  - Up to 300mA Output Current
  - 400kHz to 2.2MHz Adjustable Frequency with External Clock Synchronization
- Reduces Power Dissipation
  - 88.4% Peak Efficiency
  - · DCM for Superior Light-Load Efficiency
  - 6.2µA Shutdown Current
- Operates Reliably in Adverse Industrial Environments
  - Hiccup-Mode Overload Protection
  - · Adjustable Soft-Start
  - Monotonic Startup with Prebiased Output Voltage
  - Built-in Output Voltage Monitoring with RESET
  - Programmable EN/UVLO Threshold
  - Overtemperature Protection
  - Wide -40°C to +125°C Ambient Operating Temperature Range / -40°C to +150°C Junction Temperature Range

### **Simplified Application Circuit**



Ordering Information appears at end of data sheet.

19-101006; Rev 1; 4/22

### **Absolute Maximum Ratings**

| IN, GND, EN/UVLO to OUT         | 0.3V to +65V                                           | OUT to SOUT                             | 0.3V to +0.3V              |
|---------------------------------|--------------------------------------------------------|-----------------------------------------|----------------------------|
| IN to GND                       | 0.3V to +65V                                           | LX Total RMS Current                    | 0.53A                      |
| EN/UVLO to GND                  | 0.3 to (V <sub>IN</sub> + 0.3V)                        | Output Short-Circuit Duration           | Continuous                 |
| RESET to GND                    | 0.3V to +6.5V                                          | Continuous Power Dissipation (Multilaye | r Board) ( $T_A = +70$ °C, |
| LX to OUT                       | 0.3V to (V <sub>IN</sub> +  V <sub>OUT</sub>   + 0.3V) | derate 24.4mW/°C above +70°C)           | 1951.2mW                   |
| RESET, BST to OUT               | 0.3V to +70V                                           | Operating Temperature Range (Note 1)    | 40°C to +125°C             |
| BST to LX                       | 0.3V to +6.5V                                          | Junction Temperature                    | +150°C                     |
| BST to V <sub>CC</sub>          | 0.3V to +65V                                           | Storage Temperature Range               | 65°C to +150°C             |
| FB, SS, V <sub>CC</sub> to SOUT | 0.3V to +6.5V                                          | Lead Temperature ((soldering, 10s))     | +300°C                     |
| RT/SYNC to SOUT                 | 2V to +6.5V                                            | Soldering Temperature (reflow)          | +260°C                     |

Note 1: Junction temperature greater than +125°C degrades operating lifetimes.

Stresses beyond those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

### **Package Information**

#### **TDFN-EP**

| Package Code                                           | TD1233+1C      |  |  |  |
|--------------------------------------------------------|----------------|--|--|--|
| Outline Number                                         | <u>21-0664</u> |  |  |  |
| Land Pattern Number                                    | 90-0397        |  |  |  |
| THERMAL RESISTANCE, FOUR-LAYER BOARD                   |                |  |  |  |
| Junction-to-Ambient (θ <sub>JA</sub> )                 | 41°C/W         |  |  |  |
| Junction-to-Case Thermal Resistance (θ <sub>JC</sub> ) | 8.5°C/W        |  |  |  |

For the latest package outline information and land patterns (footprints), go to <u>www.maximintegrated.com/packages</u>. Note that a "+", "#", or "-" in the package code indicates RoHS status only. Package drawings may show a different suffix character, but the drawing pertains to the package regardless of RoHS status.

Package thermal resistances were obtained using the method described in JEDEC specification JESD51-7, using a four-layer board. For detailed information on package thermal considerations, refer to <a href="https://www.maximintegrated.com/thermal-tutorial">www.maximintegrated.com/thermal-tutorial</a>.

### **Electrical Characteristics**

 $(V_{IN} = V_{EN/UVLO} = 24V, C_{VCC} = 2.2 \mu F, V_{FB} = 1V, RT/SYNC = LX = SS = \overline{RESET} = Open, V_{BST} \text{ to } V_{LX} = 5V, V_{GND} = V_{SOUT} = V_{OUT} = 0V, T_A = -40 ^{\circ}\text{C} \text{ to } +125 ^{\circ}\text{C}. \text{ Typical values are at } T_A = +25 ^{\circ}\text{C}. \text{ All voltages are referenced to SOUT, unless otherwise noted.)} \\ (\underline{Note~2})$ 

| PARAMETER                          | SYMBOL                          | CONDITIONS                                                                                  | MIN   | TYP   | MAX           | UNITS |
|------------------------------------|---------------------------------|---------------------------------------------------------------------------------------------|-------|-------|---------------|-------|
| INPUT SUPPLY (IN)                  |                                 |                                                                                             | 1     |       |               |       |
| Input-Voltage Range                | V <sub>IN</sub>                 | (Referred to GND)                                                                           | 4.5   |       | 60 -<br> Vout | V     |
| Input-Shutdown Current             | I <sub>IN-SH</sub>              | V <sub>EN/UVLO</sub> = 0V (referred to GND), shutdown mode                                  |       | 6.2   | 10            | μΑ    |
| No Load Input Current              | hiororo                         | MAX17579, Normal Switching Mode                                                             |       | 3.6   |               | mA    |
| No-Load Input Current              | INO-LOAD                        | MAX17580                                                                                    |       | 1.5   | 2.1           |       |
| ENABLE/UNDERVOLTA                  | GE LOCKOUT (                    | EN/UVLO)                                                                                    | _     |       |               |       |
| EN/UVLO Threshold                  | V <sub>ENR</sub>                | V <sub>EN/UVLO</sub> rising (referred to GND)                                               | 1.165 | 1.229 | 1.275         | V     |
| EN/OVEO TITIESHOID                 | V <sub>ENF</sub>                | V <sub>EN/UVLO</sub> falling (referred to GND)                                              | 1.04  | 1.09  | 1.14          | V     |
| EN/UVLO Input-<br>Leakage Current  | I <sub>ENLKG</sub>              | V <sub>EN/UVLO</sub> = GND, T <sub>A</sub> = +25°C                                          | -50   | 0     | +50           | nA    |
| LDO (V <sub>CC</sub> )             |                                 |                                                                                             |       |       |               |       |
| V Output Voltago                   | \/                              | 1mA < I <sub>VCC</sub> < 15mA                                                               | 4.75  | 5     | 5.25          | V     |
| V <sub>CC</sub> Output Voltage     | V <sub>CC</sub>                 | 6V ≤ V <sub>IN</sub> ≤ 60V; I <sub>VCC</sub> = 1mA                                          | 4.75  | 5     | 5.25          |       |
| V <sub>CC</sub> Current Limit      | IVCC_MAX                        | V <sub>CC</sub> = 4.3V, V <sub>IN</sub> = 6.5V                                              | 25    | 60    | 100           | mA    |
| V <sub>CC</sub> Dropout            | V <sub>CC_DO</sub>              | V <sub>IN</sub> = 4.5V, I <sub>VCC</sub> =15mA                                              |       |       | 0.35          | V     |
| V 11V/10                           | V <sub>CC UVR</sub>             | V <sub>CC</sub> rising                                                                      | 4.05  | 4.2   | 4.3           | V     |
| V <sub>CC</sub> UVLO               | V <sub>CC_UVF</sub>             | V <sub>CC</sub> falling                                                                     | 3.65  | 3.8   | 3.9           |       |
| HIGH-SIDE AND LOW-S                | DE MOSFETS                      |                                                                                             | •     |       |               |       |
| High-Side nMOSFET On-Resistance    | R <sub>DS-ONH</sub>             | I <sub>LX</sub> = 0.3A, Sourcing                                                            |       | 0.975 | 1.95          | Ω     |
| Low-Side nMOSFET<br>On-Resistance  | R <sub>DS-ONL</sub>             | I <sub>LX</sub> = 0.3A, Sinking                                                             |       | 0.443 | 0.88          | Ω     |
| LX Leakage Current                 | I <sub>LXLKG</sub>              | V <sub>LX</sub> = (V <sub>OUT</sub> + 1V) to (V <sub>IN</sub> - 1V), T <sub>A</sub> = +25°C | -2    |       | +2            | μΑ    |
| SOFT-START (SS)                    | •                               |                                                                                             |       |       |               |       |
| Charging Current                   | I <sub>SS</sub>                 | V <sub>SS</sub> = 0.5V                                                                      | 4.7   | 5     | 5.3           | μA    |
| FEEDBACK (FB)                      | •                               |                                                                                             |       |       |               |       |
| FB Regulation Voltage              | V <sub>FB-REG</sub>             |                                                                                             | 0.888 | 0.9   | 0.912         | V     |
| FB Input-Bias Current              | I <sub>FB</sub>                 | 0 ≤ V <sub>FB</sub> ≤ 1V, T <sub>A</sub> = +25°C                                            | -50   |       | +50           | nA    |
| CURRENT LIMIT                      |                                 |                                                                                             |       |       |               |       |
| Peak Current-Limit<br>Threshold    | I <sub>PEAK-LIMIT</sub>         |                                                                                             | 0.715 | 0.803 | 0.883         | А     |
| Runaway Current-Limit<br>Threshold | I <sub>RUNAWAY</sub> -<br>LIMIT |                                                                                             | 0.8   | 0.893 | 1             | Α     |
| Sink Current-Limit                 | ISINK-LIMIT                     | MAX17579                                                                                    |       | -0.42 |               | ^     |
| Threshold                          |                                 | MAX17580                                                                                    |       | 0     |               | Α     |

### **Electrical Characteristics (continued)**

 $(V_{IN} = V_{EN/UVLO} = 24V, C_{VCC} = 2.2\mu\text{F}, V_{FB} = 1V, RT/SYNC = LX = SS = \overline{RESET} = Open, V_{BST} \text{ to } V_{LX} = 5V, V_{GND} = V_{SOUT} = V_{OUT} = 0V, T_A = -40^{\circ}\text{C} \text{ to } +125^{\circ}\text{C}.$  Typical values are at  $T_A = +25^{\circ}\text{C}.$  All voltages are referenced to SOUT, unless otherwise noted.) (<u>Note 2</u>)

| PARAMETER                                   | SYMBOL               | CONDITIONS                                              | MIN                               | TYP   | MAX                                          | UNITS  |
|---------------------------------------------|----------------------|---------------------------------------------------------|-----------------------------------|-------|----------------------------------------------|--------|
| SWITCHING FREQUENC                          | Y AND EXTER          | NAL CLOCK SYNCHRONIZATION (RT/S                         | YNC)                              |       |                                              |        |
|                                             |                      | R <sub>RT/SYNC</sub> = Open                             | 525                               | 600   | 675                                          |        |
| Switching Frequency                         | <b>f</b>             | $R_{RT/SYNC} = 6.81k\Omega$                             | 365                               | 400   | 425                                          | kHz    |
| Switching Frequency                         | f <sub>SW</sub>      | $R_{RT/SYNC} = 10.5k\Omega$                             | 565                               | 600   | 635                                          | KUZ    |
|                                             |                      | $R_{RT/SYNC} = 43.2k\Omega$                             | 1980                              | 2200  | 2420                                         | 1      |
| Minimum On-Time                             | ton_min              |                                                         |                                   | 60    | 80                                           | ns     |
| Minimum Off-Time                            | t <sub>OFF_MIN</sub> |                                                         | 140                               | 150   | 160                                          | ns     |
| LX Dead Time                                | t <sub>LX-DT</sub>   |                                                         |                                   | 5     |                                              | ns     |
| V <sub>FB</sub> Hiccup Threshold            | V <sub>FB-HICF</sub> | V <sub>FB</sub> Falling                                 | 0.55                              | 0.58  | 0.61                                         | V      |
| Hiccup Timeout                              |                      | ( <u>Note 3</u> )                                       |                                   | 32768 |                                              | cycles |
| Bias Current                                | I <sub>RT_BIAS</sub> |                                                         |                                   | 60    |                                              | μA     |
| SYNC Frequency-<br>Capture Range            |                      | f <sub>SW</sub> set by R <sub>RT/SYNC</sub>             | 1.1 x<br>f <sub>SW</sub>          |       | 1.4 x<br>f <sub>SW</sub>                     | kHz    |
| SYNC Pulse Width                            | tsync                |                                                         | 100                               |       |                                              | ns     |
| SYNC Threshold                              | V <sub>IH</sub>      | - At RT/SYNC Pin ( <i>Note 4</i> )                      | V <sub>RT/</sub><br>SYNC +<br>0.2 |       |                                              | V      |
|                                             | V <sub>IL</sub>      |                                                         |                                   |       | V <sub>RT/</sub><br>SYNC <sup>-</sup><br>0.2 |        |
| SYNC Duty-Cycle<br>Range                    | D <sub>SYNC</sub>    |                                                         | 10                                |       | 90                                           | %      |
| SYSTEM GROUND (GND                          | ))                   |                                                         |                                   |       |                                              |        |
| GND Current                                 | I <sub>GND</sub>     | Sourcing                                                |                                   | 10    |                                              | μA     |
| RESET (REFERRED TO                          | GND)                 |                                                         |                                   |       |                                              |        |
| RESET Output Level<br>Low                   | V <sub>RESETL</sub>  | I <sub>RESET</sub> = 10mA (Referred to GND)             |                                   |       | 0.4                                          | V      |
| RESET Output-Leakage Current                | IRESETLKG            | $T_A = T_J = +25^{\circ}C, V_{\overline{RESET}} = 5.5V$ | -0.1                              |       | +0.1                                         | μA     |
| FB Threshold for RESET Deassertion          | V <sub>FB-OKR</sub>  | V <sub>FB</sub> Rising                                  | 93.8                              | 95    | 97.8                                         | %      |
| FB Threshold for RESET Assertion            | V <sub>FB-OKF</sub>  | V <sub>FB</sub> Falling                                 | 90.5                              | 92    | 94.6                                         | %      |
| RESET Delay after FB reaches 95% regulation |                      |                                                         |                                   | 1024  |                                              | Cycles |
| THERMAL SHUTDOWN                            |                      |                                                         |                                   |       |                                              |        |
| Thermal Shutdown Rising Threshold           | T <sub>SHDNR</sub>   |                                                         |                                   | 165   |                                              | °C     |
| Thermal Shutdown<br>Hysteresis              | T <sub>SHDNHY</sub>  |                                                         |                                   | 10    |                                              | °C     |

Note 2: Electrical specifications are production tested at T<sub>A</sub> = +25°C. Specifications over the entire operating temperature range are guaranteed by design and characterization.

Note 3: See the Overcurrent Protection (OCP)/Hiccup Mode section for more details

## 4.5V to 60V, 300mA High-Efficiency, Synchronous, Inverting Output DC-DC Converters

Note 4: V<sub>RT/SYNC</sub> = I<sub>RT\_BIAS</sub> × R<sub>RT/SYNC</sub>. See the <u>Switching Frequency and External Clock Synchronization (RT/SYNC)</u> section for more details.

### **Typical Operating Characteristics**

 $(V_{GND}$  = 0V,  $C_{VCC}$  = 2.2 $\mu$ F,  $C_{BST}$  = 0.1 $\mu$ F,  $C_{SS}$  = 5600pF,  $T_A$  = -40°C to +125°C, unless otherwise noted. Typical values are at  $T_A$  = +25°C. All voltages are referenced to GND, unless otherwise noted.)



### **Typical Operating Characteristics (continued)**

 $(V_{GND}$  = 0V,  $C_{VCC}$  = 2.2 $\mu$ F,  $C_{BST}$  = 0.1 $\mu$ F,  $C_{SS}$  = 5600pF,  $T_A$  = -40°C to +125°C, unless otherwise noted. Typical values are at  $T_A$  = +25°C. All voltages are referenced to GND, unless otherwise noted.)



### **Typical Operating Characteristics (continued)**

 $(V_{GND}$  = 0V,  $C_{VCC}$  = 2.2 $\mu$ F,  $C_{BST}$  = 0.1 $\mu$ F,  $C_{SS}$  = 5600pF,  $T_A$  = -40°C to +125°C, unless otherwise noted. Typical values are at  $T_A$  = +25°C. All voltages are referenced to GND, unless otherwise noted.)



### **Typical Operating Characteristics (continued)**

 $(V_{GND}$  = 0V,  $C_{VCC}$  = 2.2 $\mu$ F,  $C_{BST}$  = 0.1 $\mu$ F,  $C_{SS}$  = 5600pF,  $T_A$  = -40°C to +125°C, unless otherwise noted. Typical values are at  $T_A$  = +25°C. All voltages are referenced to GND, unless otherwise noted.)



### **Typical Operating Characteristics (continued)**

 $(V_{GND} = 0V, C_{VCC} = 2.2\mu F, C_{BST} = 0.1\mu F, C_{SS} = 5600 pF, T_A = -40^{\circ}C$  to +125°C, unless otherwise noted. Typical values are at  $T_A = +25^{\circ}C$ . All voltages are referenced to GND, unless otherwise noted.)



### **Typical Operating Characteristics (continued)**

 $(V_{GND}$  = 0V,  $C_{VCC}$  = 2.2 $\mu$ F,  $C_{BST}$  = 0.1 $\mu$ F,  $C_{SS}$  = 5600pF,  $T_A$  = -40°C to +125°C, unless otherwise noted. Typical values are at  $T_A$  = +25°C. All voltages are referenced to GND, unless otherwise noted.)





### **Pin Configuration**

### MAX17579, MAX17580



### **Pin Description**

| PIN | NAME            | FUNCTION                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|-----|-----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1   | IN              | Power Supply Input Pin. Decouple the IN pin to GND with a minimum of 1µF X7R ceramic capacitor. Place the capacitor close to the IN and GND pins.                                                                                                                                                                                                                                                                                                                                                         |
| 2   | EN/UVLO         | Enable/Undervoltage-Lockout Input Pin. Drive EN/UVLO high to enable the converter. Connect to the midpoint of a resistor divider connected between the IN and GND pins to set the input voltage above which the device turns on. Connect to the IN pin for always on operation. Pull low to GND to disable the device.                                                                                                                                                                                    |
| 3   | RESET           | Active-Low Open-Drain Status Output Pin. The $\overline{\text{RESET}}$ output is driven low to GND if the output voltage drops below 92% of its set value. $\overline{\text{RESET}}$ goes high 1024 cycles after the output voltage rises above 95% of its set value. Connect a pullup resistor of $10k\Omega$ from the $\overline{\text{RESET}}$ pin to an external power supply for monitoring the output voltage status.                                                                               |
| 4   | SS              | Soft-Start Input Pin. Connect a capacitor from SS pin to SOUT pin to set the soft-start time.                                                                                                                                                                                                                                                                                                                                                                                                             |
| 5   | V <sub>CC</sub> | 5V Internal LDO Output Pin. Bypass $V_{CC}$ with a 2.2 $\mu$ F ceramic capacitor to SOUT. LDO does not support the external loading on $V_{CC}$ .                                                                                                                                                                                                                                                                                                                                                         |
| 6   | RT/SYNC         | Switching Frequency Programming Input / External Clock Synchronization Input Pin. Connect a resistor from RT/SYNC to SOUT to set the internal clock frequency between 400kHz and 2.2MHz. Leave RT/SYNC open for the default 600kHz switching frequency. The RT/SYNC pin can also be used to synchronize the converter to an external clock. See the <a href="Switching Frequency and External Clock Synchronization">Switching Frequency and External Clock Synchronization</a> section for more details. |
| 7   | FB              | Feedback Input Pin. Connect FB to the center node of a resistor divider between the GND node and output voltage node. See the <i>Adjusting Output Voltage</i> section for details.                                                                                                                                                                                                                                                                                                                        |
| 8   | SOUT            | Reference Node for Internal Control Circuitry. Connect SOUT to an output capacitor with a Kelvin connection. Refer to the MAX17579 or MAX17580 evaluation kit data sheets for a layout example.                                                                                                                                                                                                                                                                                                           |
| 9   | GND             | System Ground Pin. Connect GND to the power ground plane. Connect all the circuit ground connections together at a single point. Refer to the MAX17579 or MAX17580 evaluation kit data sheets for a layout example.                                                                                                                                                                                                                                                                                       |
| 10  | BST             | Bootstrap Capacitor Pin. Connect a 0.1µF ceramic capacitor between the BST and LX pins.                                                                                                                                                                                                                                                                                                                                                                                                                   |
| 11  | LX              | Switching Node. Connect LX pin to the switching side of the inductor. LX is high-impedance when the device is shut down.                                                                                                                                                                                                                                                                                                                                                                                  |
| 12  | OUT             | Negative Output Node. Switching current path for low-side nMOSFET. Connect the output capacitor from OUT pin to system ground. Refer to the MAX17579 or MAX17580 evaluation kit data sheets for a layout example.                                                                                                                                                                                                                                                                                         |
| _   | EP              | Exposed Pad. Connect to the SOUT pin. Connect EP to a large copper plane with several thermal vias below the device to improve the heat dissipation capability. Refer to the MAX17579 or MAX17580 evaluation kit data sheets for an example of the correct method for EP connection and thermal vias.                                                                                                                                                                                                     |

### **Functional Diagrams**

### MAX17579/MAX17580 Block Diagram



### **Detailed Description**

The MAX17579 and MAX17580 are high-efficiency, high-voltage, inverting, Himalaya synchronous inverting DC-DC converters with integrated MOSFETs operating over a wide 4.5V to (60V - |V<sub>OUT</sub>|) input-voltage range. The devices can deliver up to 300mA current and generate output voltages ranging from -0.9V to -36V. The feedback-voltage regulation accuracy is ±1.3% over a wide -40°C to +125°C temperature range.

The devices feature a peak current-mode control architecture with internal loop compensation. At the rising edge of each clock, the high-side MOSFET turns on and the inductor current ramps up. An internal error amplifier compares a fraction of the output voltage at the FB pin to an internal reference. To program the duty cycle of the converter, the output of the error amplifier sets the peak current in the inductor at which the high-side MOSFET turns off, and the low-side MOSFET turns on. During the rest of the switching cycle, stored energy in the inductor is released to the output as its current ramps down. An adjustable input enable/undervoltage-lockout (EN/UVLO) pin programs the desired input voltage at which the converter turns on/off. The soft-start (SS) pin can be used to reduce inrush currents during startup. An open-drain status output (RESET) pin monitors the output voltage and pulls high to indicate that the output voltage is in regulation. The devices feature a RT/SYNC pin that can be used to program the switching frequency or to synchronize the device to an external clock. Low minimum on-time allows high switching frequencies and small solution sizes.

The MAX17579 operates in continuous conduction mode (CCM) at all loads, thus providing constant frequency operation. The MAX17580 operates in discontinuous conduction mode (DCM) for superior efficiency at light loads. In CCM mode, the inductor current is allowed to go negative. CCM operation provides constant frequency operation at all loads and is useful in applications sensitive to switching frequency. The DCM mode of operation offers superior efficiency at light loads by disabling any negative inductor current.

### Switching Frequency and External Clock Synchronization

The switching frequency of the MAX17579 and MAX17580 can be programmed from 400kHz to 2.2MHz with a resistor connected from the RT/SYNC pin to the SOUT pin. Calculate the value of the resistor at the RT/SYNC pin ( $R_{RT/SYNC}$ ) for a desired switching frequency ( $f_{SW}$ ) using the following equation:

$$R_{RT/SYNC} = \frac{340}{\left(\frac{20000}{f_{SW}}\right) - 1}$$

where  $R_{RT/SYNC}$  is in  $k\Omega$  and  $f_{SW}$  is in kHz. Leave the RT/SYNC pin open for a default  $f_{SW}$  of 600kHz. See <u>Table 1</u> for  $R_{RT/SYNC}$  resistor values for a few common switching frequencies.

Table 1. Switching Frequency vs. RRT/SYNC Resistor

| SWITCHING FREQUENCY (kHz) | R <sub>RT/SYNC</sub> RESISTOR (kΩ) |
|---------------------------|------------------------------------|
| 600                       | Open                               |
| 600                       | 10.5                               |
| 400                       | 6.81                               |
| 2200                      | 43.2                               |

The RT/SYNC pin can be used to synchronize the internal oscillator of the device to an external clock as shown in Figure 1. When the external clock synchronization feature is used, always connect the R<sub>RT/SYNC</sub> resistor. The external clock frequency must be between 1.1 x f<sub>SW</sub> and 1.4 x f<sub>SW</sub>, where f<sub>SW</sub> is the switching frequency programmed by the resistor connected at the RT/SYNC pin. When an external clock is applied to the RT/SYNC pin, the internal oscillator frequency changes to an external clock frequency after 16 internal oscillator cycles if at least eight external clock cycles are applied. The external clock source can either be referenced to the GND or SOUT node. The external clock pulse-width should be more than 100ns (t<sub>SYNC</sub>), and the allowable duty cycle (D<sub>SYNC</sub>) range is 10% to 90%.

### 4.5V to 60V, 300mA High-Efficiency, Synchronous, Inverting Output DC-DC Converters

The external clock signal is AC-coupled onto the RT/SYNC pin. The amplitude of the external clock (V<sub>SYNCPK\_PK</sub>) should be chosen based on the following equation:

 $V_{SYNCPK\ PK} > 1.3V \text{ for } 20\% \le D_{SYNC} \le 80\%$ 

$$V_{SYNCPK\_PK} > \frac{0.26}{D_{SYNC}}$$
 for  $10\% \le D_{SYNC} < 20\%$ 

$$V_{SYNCPK\_PK} > \frac{0.26}{1 - D_{SYNC}}$$
 for 80% <  $D_{SYNC} \le 90\%$ 

The value of C<sub>SYNC</sub> can be calculated using the following equation:

$$\begin{split} &C_{\text{SYNC}} = \frac{45}{\left( ^{\text{V}}\text{SYNCPK\_PK} \right)^{-1}} \text{ for } 20\% \leq D_{\text{SYNC}} \leq 80\% \\ &C_{\text{SYNC}} = \frac{45}{\left( ^{5\times D}\text{SYNC}^{\times V}\text{SYNCPK\_PK} \right)^{-1}} \text{ for } 10\% \leq D_{\text{SYNC}} < 20\% \\ &C_{\text{SYNC}} = \frac{45}{\left( ^{5\times \left( 1-D_{\text{SYNC}} \right)^{\times V}\text{SYNCPK\_PK} \right)^{-1}} \text{ for } 80\% < D_{\text{SYNC}} \leq 90\% \end{split}$$

where CSYNC is in pF.



Figure 1. Synchronization to an External Clock

### Linear Regulator (V<sub>CC</sub>)

The MAX17579 and MAX17580 have an internal low dropout (LDO) regulator that is referenced to SOUT and powers  $V_{CC}$ . This LDO is enabled during power-up or when EN/UVLO is above 0.8V (typ) with respect to GND.  $V_{CC}$  powers the internal control circuitry. Bypass  $V_{CC}$  to SOUT with a 2.2µF low-ESR ceramic capacitor. The MAX17579 and MAX17580 commence operation when  $V_{CC} > V_{CC-UVR}$  (4.2V) and turns OFF when  $V_{CC} < V_{CC-UVF}$  (3.8V).

### **Operating Input-Voltage Range**

The minimum operating-input voltage  $(V_{IN(MIN)})$  for a given output-voltage setting is calculated using the following equation:

$$V_{\text{IN(MIN)}} = \frac{\left|V_{\text{OUT}}\right| \times \left(1 - D_{\text{MAX}}\right)}{D_{\text{MAX}}} + \frac{0.5A}{D_{\text{MAX}}} \left(R_{\text{DCR(MAX)}} + \left(1 - D_{\text{MAX}}\right) \times R_{\text{DS} - \text{ONL(MAX)}} + D_{\text{MAX}} \times R_{\text{DS} - \text{ONH(MAX)}}\right)$$

V<sub>IN(MIN)</sub> cannot be less than 4.5V.

To comply with internal device ratings, the maximum operating-input voltage  $(V_{IN(MAX)})$  for a given output-voltage setting is limited to  $60V - |V_{OUT}|$ . For example, the maximum permissible input voltage for a -15V output specification would be 45V. Thus, the value of the  $V_{IN(MAX)}$  is given by the following equation:

$$V_{\text{IN(MAX)}} = \text{Lower of (60V - |V_{\text{OUT}}|) or } \frac{\left|V_{\text{OUT}}\right|^{\times} (1 - t_{\text{ON\_MIN(MAX)}} \times f_{\text{SW}})}{t_{\text{ON\_MIN(MAX)}} \times f_{\text{SW}}}$$

where:

### 4.5V to 60V, 300mA High-Efficiency, Synchronous, Inverting Output DC-DC Converters

V<sub>OUT</sub> = Steady-state output voltage

R<sub>DCR(MAX)</sub> = Worst-case DC-resistance of the inductor

R<sub>DS-ONH(MAX)</sub> = Worst-case on-state resistance of the high-side internal MOSFET

R<sub>DS-ONL(MAX)</sub> = Worst-case on-state resistance of the low-side internal MOSFET

D<sub>MAX</sub> = Maximum duty cycle of the converter

 $D_{MAX} = 1 - t_{OFF\_MIN(MAX)} \times f_{SW}$ 

t<sub>OFF MIN(MAX)</sub> = Worst-case minimum switch off-time (160ns)

t<sub>ON MIN(MAX)</sub> = Worst-case minimum switch on-time (80ns)

 $f_{SW}$  = Operating switching frequency.

### Overcurrent Protection (OCP)/Hiccup Mode

The MAX17579 and MAX17580 have a robust overcurrent protection (OCP) scheme that protects the converter under overload and output short-circuit conditions. A cycle-by-cycle peak current limit turns off the high-side MOSFET when the high-side switch current exceeds an internal limit of I<sub>PEAK-LIMIT</sub> (0.803A). A runaway current limit on the high-side switch current at I<sub>RUNAWAY-LIMIT</sub> (0.893A) protects the device under output short-circuit conditions at high input voltages when there is insufficient output voltage available to restore the inductor current built up during the on period of the step-down converter. One occurrence of the runaway current limit triggers hiccup mode. Additionally, hiccup mode is triggered if the feedback voltage drops below V<sub>FB-HICF</sub> any time after soft-start is complete. In hiccup mode, the converter is protected by suspending switching for a hiccup timeout period of 32,768 clock cycles at half the programmed switching frequency. Once the hiccup timeout period expires, soft-start is attempted again. Note that when soft-start is attempted under overload condition, if feedback voltage does not exceed V<sub>FB-HICF</sub>, the device switches at half the programmed switching frequency for the time duration of the programmed soft-start time and the subsequent 1024 clock cycles. Hiccup mode of operation ensures low power dissipation under output short-circuit conditions.

### **RESET** Output

The MAX17579 and MAX17580 include a RESET comparator to monitor the output voltage. The open-drain RESET output requires an external pullup resistor. RESET goes high (high impedance) 1024 switching cycles after the regulator output increases above 95% of the designed nominal regulated voltage. RESET goes low when the regulator output voltage drops to below 92% of the nominal regulated voltage. RESET also goes low during thermal shutdown or when the EN/UVLO pin goes below V<sub>ENF</sub>.

### **Prebiased Output**

When the MAX17579 and MAX17580 start into a prebiased output, both the high-side and low-side nMOSFETs are turned off so that the converter does not sink current from the output. The switching of the nMOSFETs commences only after the voltage at the SS pin ( $V_{SS}$ ) crosses the voltage at the feedback pin ( $V_{FB}$ ).  $V_{FB}$  then smoothly ramps up to  $V_{FB-REG}$  in alignment with the  $V_{SS}$ , and the output voltage reaches its target value.

### **Thermal-Shutdown Protection**

The MAX17579 and MAX17580 offer thermal shutdown protection to limit the junction temperature. When the junction temperature of the device exceeds +165°C, an on-chip thermal sensor shuts down the device, allowing the device to cool. The thermal sensor turns the device on again after the junction temperature cools by 10°C. Soft-start gets deasserted during thermal shutdown and it initiates the start-up operation when the device recovers from thermal shutdown. Carefully evaluate the total power dissipation (see the <u>Power Dissipation</u> section) to avoid undesired triggering of the thermal shutdown during normal operation.

### **Applications Information**

#### **Inductor Selection**

Three key inductor parameters must be specified for operation with the device: inductance value (L), inductor saturation current (I<sub>SAT</sub>), and DC resistance (R<sub>DCR</sub>). Calculate the inductor value for a given output voltage and switching frequency using the following equation:

$$L = \frac{|V_{OUT}| \times 2.5}{f_{SW}}$$

where  $V_{OUT}$  and  $f_{SW}$  are nominal values and  $f_{SW}$  is in Hz. Select an inductor whose value is nearest to the value calculated by the above formula. Select a low-loss inductor with acceptable dimensions and the lowest possible DC resistance. The saturation current rating ( $I_{SAT}$ ) of the inductor must be high enough to ensure that saturation occurs only above the peak current limit threshold ( $I_{PEAK-LIMIT}$ ).

### Load Current Capability (I<sub>OUT(MAX)</sub>)

The deliverable load current( $I_{OUT(MAX)}$ ) depends on the converter operating parameters and the maximum operating duty cycle ( $D_{MAX\_OP}$ ), which in turn depends on the designed minimum operating-input voltage ( $V_{IN(MIN)\_OP}$ ).  $I_{OUT(MAX)}$  in A is given by the following equation:

$$I_{OUT(MAX)} = 0.5A \times (1 - \frac{\left|V_{OUT}\right| + 0.5A \times (R_{DCR(MAX)} + R_{DS-ONL(MAX)})}{\left|V_{IN(MIN)\_OP} + \left|V_{OUT}\right| - 0.5A \times (R_{DS-ONH(MAX)} - R_{DS-ONL(MAX)})})$$

where

 $V_{IN(MIN)\_OP}$  = Designed minimum operating-input voltage, which is greater than or equal to  $V_{IN(MIN)}$  (calculated in the <u>Operating Input-Voltage Range</u> section).

#### **Input Capacitor Selection**

The input filter capacitor connected between the IN and GND pins reduces peak currents drawn from the power source and reduces noise and voltage ripple on the input caused by the converter switching. The input capacitor RMS current requirement (I<sub>RMS</sub>) is defined by the following equation:

$$I_{RMS} = I_{OUT(MAX)} \times \sqrt{\frac{D_{MAX\_TYP}}{1 - D_{MAX\_TYP}}}$$

where,

$$D_{\text{MAX\_TYP}} = \frac{\left|V_{\text{OUT}}\right| + 0.5\text{A} \times (R_{\text{DCR(TYP)}} + R_{\text{DS-ONL(TYP)}})}{V_{\text{IN(MIN)\_OP}} + \left|V_{\text{OUT}}\right| - 0.5\text{A} \times (R_{\text{DS-ONH(TYP)}} - R_{\text{DS-ONL(TYP)}})}$$

R<sub>DS-ONH(TYP)</sub> = Typical on-state resistance of the high-side internal MOSFET

R<sub>DS-ONL(TYP)</sub> = Typical on-state resistance of the low-side internal MOSFET

 $R_{DCR(TYP)}$  = Typical DC-resistance of the inductor

I<sub>RMS</sub> has a maximum value at maximum duty cycle.

Choose an input capacitor that exhibits less than +10°C temperature rise at the maximum RMS input current for optimal long-term reliability. Use low-ESR ceramic capacitors with high-ripple current capability at the input. X7R capacitors are recommended in industrial applications for their temperature stability.

Calculate the input capacitance using the following equation:

$$C_{IN} = \frac{I_{OUT(MAX)} \times D_{MAX\_TYP}}{\eta \times f_{SW} \times \Delta V_{IN}}$$

where:

### 4.5V to 60V, 300mA High-Efficiency, Synchronous, Inverting Output DC-DC Converters

f<sub>SW</sub> = Switching frequency

 $\Delta V_{IN}$  = Allowable input-voltage ripple

 $\eta$  = Efficiency

In applications where the source is located distant from the device input, an appropriate electrolytic capacitor should be added in parallel to the ceramic capacitor to provide necessary damping for potential oscillations caused by the inductance of the longer input cables and the input ceramic capacitor. Actual derating of ceramic capacitors with DC-bias voltage must be considered while selecting the input capacitor. Derating curves are available from all major ceramic capacitor manufacturers.

### **Output Capacitor Selection**

X7R ceramic output capacitors are preferred due to their stability over temperature in industrial applications. The output capacitors are usually sized to support a step load of 50% of the maximum output current in the application, so the output-voltage deviation is contained to 3% of the output voltage.

The procedure to calculate output capacitance (C<sub>OUT</sub>) in F starts by calculating the right-half plane zero f<sub>RHPZ</sub>:

$$f_{RHPZ} = \frac{|V_{OUT}| \times (1 - D_{MAX\_TYP})^2}{2 \times \pi \times L \times D_{MAX\_TYP} \times I_{OUT}}$$

where I<sub>OUT</sub> is the load current which is less than or equal to I<sub>OUT(MAX)</sub>.

For a given step-load current ( $I_{STEP}$ ), required output voltage deviation during the step load ( $\Delta V_{OUT}$ ), and target loop crossover frequency ( $f_C$ ), the required output capacitance can be calculated as follows:

$$C_{OUT} = \frac{1}{2} \times \frac{|STEP|^{t}RESPONSE}{\Delta V_{OUT}}$$

where t<sub>RESPONSE</sub> is the response time of the controller. t<sub>RESPONSE</sub> can be approximated by the following equation:

$$t_{\text{RESPONSE}} \cong \frac{0.35}{f_{\text{C}}}$$

Select the target crossover frequency ( $f_C$ ) to be the lower of  $f_{RHPZ}$  / 4 or  $f_{SW}$  / 14 and 50kHz. Actual derating of ceramic capacitors with DC-voltage must be considered while selecting the output capacitor. Derating curves are available from all major ceramic capacitor vendors.

The output capacitor RMS current requirement (IRMS) is defined by the following equation:

$$I_{RMS} = I_{OUT} \times \sqrt{\frac{D_{MAX\_TYP}}{1 - D_{MAX\_TYP}}}$$

Choose an output capacitor that exhibits less than +10°C temperature rise at the maximum RMS output current for optimal long-term reliability. Use low-ESR ceramic capacitors with high-ripple-current capability at the output.

#### **Soft-Start Capacitor Selection**

The MAX17579 and MAX17580 implement adjustable soft-start operation to reduce inrush current. A capacitor connected from the SS pin to the SOUT pin programs the soft-start time. The selected output capacitance ( $C_{OUT\_SEL}$ ) in F and the output voltage ( $V_{OUT}$ ) determine the minimum required soft-start capacitance in F as follows:

$$C_{SS} \ge 139 \times 10^{-6} \times C_{OUT\_SEL} \times |V_{OUT}|$$

The soft-start time (tss) is related to the capacitor connected at SS (Css) by the following equation:

$$t_{SS} = \frac{c_{SS}}{5.55 \times 10^{-6}}$$

For example, to program a 1ms soft-start time, a 5.6nF capacitor should be connected from the SS pin to the SOUT pin. Note that during startup, the device operates at half the programmed switching frequency until the feedback (FB) voltage reaches V<sub>FB-HICF</sub> (0.58V).

### **Adjusting Output Voltage**

Set the output voltage using a resistive voltage-divider connected from the GND node to the output-voltage node ( $V_{OUT}$ ) as shown in <u>Figure 2</u>. Connect the center node of the divider to the FB pin. Use the following procedure to choose the resistive voltage-divider values.

Calculate the resistor  $R_{\mbox{\scriptsize FB}}$   $_{\mbox{\scriptsize TOP}}$  from the GND node to the FB pin as follows:

$$R_{FB\_TOP} = \frac{36.8 \times (1 - D_{MAX\_TYP})}{(f_{C} \times C_{OUT\_SEL})}$$

where

 $R_{FB\ TOP}$  is in  $k\Omega$ 

f<sub>C</sub> = Crossover frequency in Hz

C<sub>OUT</sub> SEL = Actual capacitance of output capacitor at DC-bias voltage in F.

Calculate the resistor  $R_{FB\ BOT}$  from the FB pin to  $V_{OUT}$  node as follows:

$$R_{FB\_BOT} = \frac{R_{FB\_TOP} \times 0.9}{\left( \mid V_{OUT} \mid -0.9 \right)}$$

where  $R_{FB}$  BOT is in  $k\Omega$ .

Select appropriate  $f_C$  and  $C_{OUT\_SEL}$  values, so that the parallel combination of  $R_{FB\_TOP}$  and  $R_{FB\_BOT}$  is between  $5k\Omega$  and  $50k\Omega$ .



Figure 2. Setting the Output Voltage

### Setting the Input Undervoltage-Lockout Level

The MAX17579 and MAX17580 offer an adjustable input undervoltage-Lockout level. Set the voltage above which the device turns on with a resistive voltage-divider connected from IN to GND as shown in Figure 3. Connect the center node of the divider to the EN/UVLO pin. Choose  $R_{UVL}$  TOP to be 3.32M $\Omega$  and then calculate  $R_{UVL}$  BOT as follows:

$$R_{UVL\_BOT} = \frac{R_{UVL\_TOP} \times 1.229}{\left(V_{INU} - 1.229\right)}$$

where  $V_{\text{INU}}$  is the input-voltage level at which the device is required to turn on. Choose a minimum of 4.5V for  $V_{\text{INU}}$ . If the EN/UVLO pin is driven from an external signal source, a series resistance of  $1\text{k}\Omega$  (min) is recommended to be placed between the output pin of signal source and the EN/UVLO pin to reduce voltage ringing on the line.



Figure 3. Setting the Input Undervoltage-Lockout

#### **Soft-Start**

When the MAX17579/MAX17580 Synchronous Inverting Output DC-DC converters are used to generate negative output voltage in conjunction with another independent output positive supply rail and a load connected between the two supply rails, the output voltage ( $V_{OUT}$ ) of the MAX17579/MAX17580 can become positive before startup. In such conditions when the output voltage builds to a positive value, the inductor current magnitude increases quickly during soft-start and can hit the runaway current limit, especially at higher input voltages. To avoid this undesirable behavior, the MAX17579/MAX17580 attempts to discharge the residual positive voltage on its output by enabling the DISCH FET when  $V_{EN/UVLO}$  rises above 0.8V before soft-start is initiated. The DISCH FET is turned on when  $V_{OUT}$  is higher than +32mV (max), and is kept on until  $V_{OUT}$  falls below +15mV (min). When  $V_{EN/UVLO}$  is driven higher than 1.225V ( $V_{ENR}$ ), soft-start is initiated after  $V_{OUT}$  falls below +15mV (min). If the DISCH FET is unable to discharge  $V_{OUT}$  below +15mV (min), soft-start is inhibited. Therefore, it is recommended to sequence enable the MAX17579/MAX17580 before the load or its alternate power supplies are enabled.

#### **Inductive Output Short-Circuit Protection**

In applications where an inductive short-circuit at the output terminals is expected, it is recommended to use a resistor ( $R_{GND}$ ) and a Schottky diode ( $D_{GND}$ ) as shown in <u>Figure 4</u>. In a typical application, the high inductance ( $L_{SH}$ ) and low resistance ( $R_{SH}$ ) in the short-circuit path can cause the  $V_{OUT}$  to swing positive above the system ground. This could forward bias the internal protection diode ( $D_{INT}$ ) and likely damage the device. To prevent the damage, connect  $R_{GND}$  = 50  $\Omega$  between the GND pin and the system ground, and  $D_{GND}$  across SOUT and GND pins. It is recommended to keep the parasitic board or wiring inductance to a minimum value.

## 4.5V to 60V, 300mA High-Efficiency, Synchronous, Inverting Output DC-DC Converters



Figure 4. Inductive Output Short-Circuit Protection

### **Power Dissipation**

At a given operating condition, the power losses that lead to temperature rise of the part are estimated as follows:

$$P_{LOSS} = \left(P_{OUT} \times \left(\frac{1}{\eta} - 1\right)\right) - \left(\frac{I_{OUT} \times \left(V_{IN} + \left|V_{OUT}\right|\right)}{V_{IN}}\right)^{2} \times R_{DCR}$$

Pout = | Vout | × Iout

where

P<sub>OUT</sub> = Output power

 $\eta$  = Efficiency of the converter

V<sub>IN</sub> = Input Voltage

 $R_{DCR}$  = DC resistance of the inductor

See the <u>Typical Operating Characteristics</u> section for more information on efficiency at typical operating conditions.

The junction temperature of the device can be estimated at any given maximum ambient temperature (T<sub>A</sub>) from the following equation:

$$T_J = T_A + (\theta_{JA} \times P_{LOSS})$$

### **PCB Layout Guidelines**

Use the following guidelines for a good PCB layout:

- Place the input capacitor as close as possible to the IN pin
- Place the output capacitor as close as possible to the OUT pin
- Minimize the length and area of the trace connection from the LX pin to the inductor
- Place the GND terminals of the input capacitor, output capacitor, and the inductor as close as possible and connect them to the GND plane
- Place the BST capacitor close to the BST and LX pins
- Connect the V<sub>CC</sub> bypass capacitor close to the V<sub>CC</sub> pin and connect the other terminal to the SOUT plane
- Place the RT/SYNC resistor and feedback resistor divider as close as possible to their respective pins; connect the other terminals to the SOUT plane
- Keep all the power connections and load connections short
- Connect the SOUT and OUT nodes at a point where the switching activity is at its minimum

Refer to the MAX17579/MAX17580 EV kit data sheet for recommended PCB layout and routing.

### **Typical Application Circuits**

### -5V Typical Application Circuits



Figure 5. MAX17579 and MAX17580 -5V Output Application Circuit Compatible with 24V Input Bus Voltage



Figure 6. MAX17579 -5V Output Application Circuit Compatible with 5V Input Bus Voltage

### **Typical Application Circuits (continued)**

### -15V Typical Application Circuit



Figure 7. MAX17579 and MAX17580 -15V Output Application Circuit Compatible with 24V Input Bus Voltage



Figure 8. MAX17579 -15V Output Application Circuit Compatible with 5V Input Bus Voltage

### **Ordering Information**

| PART NUMBER   | MODE OF OPERATION | PIN-PACKAGE           |
|---------------|-------------------|-----------------------|
| MAX17579ATC+  | CCM               | 12 TDFN-EP* 3mm x 3mm |
| MAX17579ATC+T | CCM               | 12 TDFN-EP* 3mm x 3mm |
| MAX17580ATC+  | DCM               | 12 TDFN-EP* 3mm x 3mm |
| MAX17580ATC+T | DCM               | 12 TDFN-EP* 3mm x 3mm |

<sup>+</sup>Denotes a lead(Pb)-free/RoHS-compliant package.

T = Tape and reel.

<sup>\*</sup>EP = Exposed pad.

## 4.5V to 60V, 300mA High-Efficiency, Synchronous, Inverting Output DC-DC Converters

### **Revision History**

| REVISION<br>NUMBER | REVISION DATE | DESCRIPTION                                                                                                                                                                                                                                                                                                                            | PAGES<br>CHANGED               |
|--------------------|---------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|
| 0                  | 3/21          | Release for Market Intro                                                                                                                                                                                                                                                                                                               | _                              |
| 1                  | 4/22          | Updated General Description, Package Information, Pin Configuration, Functional Diagram, Switching Frequency and External Clock Synchronization, Load Current Capability, Input Capacitor Selection, Output Capacitor Selection, Adjusting Output Voltage, and Power Dissipation sections; Added TOC 46 and 47, and Soft-Start section | 1, 2, 10, 12, 14,<br>16–19, 21 |

