# **Dual 64-Bit Static Shift Register** The MC14517B dual 64-bit static shift register consists of two identical, independent, 64-bit registers. Each register has separate clock and write enable inputs, as well as outputs at bits 16, 32, 48, and 64. Data at the data input is entered by clocking, regardless of the state of the write enable input. An output is disabled (open circuited) when the write enable input is high. During this time, data appearing at the data input as well as the 16-bit, 32-bit, and 48-bit taps may be entered into the device by application of a clock pulse. This feature permits the register to be loaded with 64 bits in 16 clock periods, and also permits bus logic to be used. This device is useful in time delay circuits, temporary memory storage circuits, and other serial shift register applications. #### **Features** - Diode Protection on All Inputs - Fully Static Operation - Output Transitions Occur on the Rising Edge of the Clock Pulse - Exceedingly Slow Input Transition Rates May Be Applied to the Clock Input - 3-State Output at 64th-Bit Allows Use in Bus Logic Applications - Shift Registers of any Length may be Fully Loaded with 16 Clock Pulses - Supply Voltage Range = 3.0 Vdc to 18 Vdc - Capable of Driving Two Low-Power TTL Loads or One Low-Power Schottky TTL Load Over the Rated Temperature Range - NLV Prefix for Automotive and Other Applications Requiring Unique Site and Control Change Requirements; AEC-Q100 Qualified and PPAP Capable - This Device is Pb-Free and is RoHS Compliant ### MAXIMUM RATINGS (Voltages Referenced to V<sub>SS</sub>) | Parameter | Symbol | Value | Unit | |---------------------------------------------------|------------------------------------|----------------------------------|------| | DC Supply Voltage Range | $V_{DD}$ | -0.5 to +18.0 | V | | Input or Output Voltage Range (DC or Transient) | V <sub>in</sub> , V <sub>out</sub> | -0.5 to V <sub>DD</sub><br>+ 0.5 | V | | Input or Output Current (DC or Transient) per Pin | I <sub>in</sub> , I <sub>out</sub> | ±10 | mA | | Power Dissipation per Package (Note 1) | P <sub>D</sub> | 500 | mW | | Operating Temperature Range | T <sub>A</sub> | -55 to +125 | °C | | Storage Temperature Range | T <sub>stg</sub> | -65 to +150 | °C | | Lead Temperature (8–Second Soldering) | TL | 260 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. Temperature Derating: Plastic "D/DW" Package: -7.0 mW/°C From 65°C to 125°C This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high–impedance circuit. For proper operation, $V_{in}$ and $V_{out}$ should be constrained to the range $V_{SS} \leq (V_{in} \text{ or } V_{out}) \leq V_{DD}.$ Unused inputs must always be tied to an appropriate logic voltage level (e.g., either V<sub>SS</sub> or V<sub>DD</sub>). Unused outputs must be left open. # ON Semiconductor® http://onsemi.com SOIC-16 WB DW SUFFIX CASE 751G #### MARKING DIAGRAM A = Assembly Location WL, L = Wafer Lot YY, Y = Year WW, W = Work Week G = Pb-Free Package #### **PIN ASSIGNMENT** | Q16 <sub>A</sub> [ | 1● | | | $V_{DD}$ | |--------------------|----|----|---|------------------| | Q48 <sub>A</sub> [ | 2 | 15 | þ | Q16 <sub>B</sub> | | WE <sub>A</sub> [ | 3 | 14 | þ | Q48 <sub>B</sub> | | C <sub>A</sub> [ | 4 | 13 | þ | $WE_B$ | | Q64 <sub>A</sub> [ | 5 | 12 | þ | $C_B$ | | Q32 <sub>A</sub> [ | 6 | 11 | þ | Q64 <sub>B</sub> | | D <sub>A</sub> [ | 7 | 10 | þ | Q32 <sub>B</sub> | | V <sub>SS</sub> [ | 8 | 9 | þ | $D_B$ | | | | | | | #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |----------------|-------------------------|-----------------------| | MC14517BDWG | SOIC-16 WB<br>(Pb-Free) | 47 Units/Rail | | MC14517BDWR2G | SOIC-16 WB<br>(Pb-Free) | 1000 /<br>Tape & Reel | | NLV14517BDWR2G | SOIC-16 WB<br>(Pb-Free) | 1000 /<br>Tape & Reel | †For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. #### **FUNCTIONAL TRUTH TABLE** (X = Don't Care) | Clock | Write<br>Enable | Data | 16-Bit Tap | 32-Bit Tap | 48-Bit Tap | 64-Bit Tap | |-------|-----------------|---------------------------|------------------------------------|------------------------------------|------------------------------------|--------------------------------| | 0 | 0 | Х | Content of 16–Bit<br>Displayed | Content of 32–Bit<br>Displayed | Content of 48-Bit<br>Displayed | Content of 64-Bit<br>Displayed | | 0 | 1 | X | High Impedance | High Impedance | High Impedance | High Impedance | | 1 | 0 | Х | Content of 16–Bit<br>Displayed | Content of 32–Bit<br>Displayed | Content of 48-Bit<br>Displayed | Content of 64–Bit<br>Displayed | | 1 | 1 | Х | High Impedance | High Impedance | High Impedance | High Impedance | | | 0 | Data entered into 1st Bit | Content of 16–Bit<br>Displayed | Content of 32–Bit<br>Displayed | Content of 48–Bit<br>Displayed | Content of 64–Bit<br>Displayed | | | 1 | Data entered into 1st Bit | Data at tap<br>entered into 17–Bit | Data at tap<br>entered into 33–Bit | Data at tap<br>entered into 49–Bit | High Impedance | | ~ | 0 | Х | Content of 16-Bit<br>Displayed | Content of 32–Bit<br>Displayed | Content of 48-Bit<br>Displayed | Content of 64–Bit<br>Displayed | | ~ | 1 | Х | High Impedance | High Impedance | High Impedance | High Impedance | # **ELECTRICAL CHARACTERISTICS** (Voltages Referenced to V<sub>SS</sub>) | | | | - 5 | – 55°C 25°C | | 125 | 5°C | | | | |------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------------------------|-------------------------------|----------------------|-------------------------------|-----------------------------------------------|----------------------|-------------------------------|----------------------|------| | Characteristic | Symbol | V <sub>DD</sub><br>Vdc | Min | Max | Min | Typ<br>(Note 2) | Max | Min | Max | Unit | | Output Voltage "0" Level $V_{in} = V_{DD}$ or 0 | V <sub>OL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 0.05<br>0.05<br>0.05 | -<br>-<br>- | 0<br>0<br>0 | 0.05<br>0.05<br>0.05 | -<br>-<br>- | 0.05<br>0.05<br>0.05 | Vdc | | $V_{in} = 0$ or $V_{DD}$ "1" Level | V <sub>OH</sub> | 5.0<br>10<br>15 | 4.95<br>9.95<br>14.95 | -<br>-<br>- | 4.95<br>9.95<br>14.95 | 5.0<br>10<br>15 | -<br>-<br>- | 4.95<br>9.95<br>14.95 | -<br>-<br>- | Vdc | | Input Voltage "0" Level<br>(V <sub>O</sub> = 4.5 or 0.5 Vdc)<br>(V <sub>O</sub> = 9.0 or 1.0 Vdc)<br>(V <sub>O</sub> = 13.5 or 1.5 Vdc) | V <sub>IL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 1.5<br>3.0<br>4.0 | -<br>-<br>- | 2.25<br>4.50<br>6.75 | 1.5<br>3.0<br>4.0 | -<br>-<br>- | 1.5<br>3.0<br>4.0 | Vdc | | "1" Level $(V_O = 0.5 \text{ or } 4.5 \text{ Vdc})$ $(V_O = 1.0 \text{ or } 9.0 \text{ Vdc})$ $(V_O = 1.5 \text{ or } 13.5 \text{ Vdc})$ | V <sub>IH</sub> | 5.0<br>10<br>15 | 3.5<br>7.0<br>11 | -<br>-<br>- | 3.5<br>7.0<br>11 | 2.75<br>5.50<br>8.25 | | 3.5<br>7.0<br>11 | -<br>-<br>- | Vdc | | Output Drive Current | IOH | 5.0<br>5.0<br>10<br>15 | -3.0<br>-0.64<br>-1.6<br>-4.2 | 1 1 1 | -2.4<br>-0.51<br>-1.3<br>-3.4 | -4.2<br>-0.88<br>-2.25<br>-8.8 | | -1.7<br>-0.36<br>-0.9<br>-2.4 | | mAdc | | $(V_{OL} = 0.4 \text{ Vdc})$ Sink<br>$(V_{OL} = 0.5 \text{ Vdc})$<br>$(V_{OL} = 1.5 \text{ Vdc})$ | l <sub>OL</sub> | 5.0<br>10<br>15 | 0.64<br>1.6<br>4.2 | -<br>-<br>- | 0.51<br>1.3<br>3.4 | 0.88<br>2.25<br>8.8 | -<br>-<br>- | 0.36<br>0.9<br>2.4 | -<br>-<br>- | mAdc | | Input Current | I <sub>in</sub> | 15 | _ | ±0.1 | _ | ±0.00001 | ±0.1 | _ | ±1.0 | μAdc | | Input Capacitance (V <sub>in</sub> = 0) | C <sub>in</sub> | _ | _ | _ | _ | 5.0 | 7.5 | - | _ | pF | | Quiescent Current (Per Package) | I <sub>DD</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 5.0<br>10<br>20 | -<br>-<br>- | 0.005<br>0.010<br>0.015 | 5.0<br>10<br>20 | -<br>-<br>- | 150<br>300<br>600 | μAdc | | Total Supply Current (Note 3, 4) (Dynamic plus Quiescent, Per Package) (C <sub>L</sub> = 50 pF on all outputs, all buffers switching) | I <sub>T</sub> | 5.0<br>10<br>15 | | | $I_T = (8)$ | 4.2 μΑ/kHz) f<br>3.8 μΑ/kHz) f<br>3.7 μΑ/kHz) | + I <sub>DD</sub> | | | μAdc | | Three-State Leakage Current | I <sub>TL</sub> | 15 | _ | ±0.1 | | ±0.0001 | ±0.1 | | ±3.0 | μAdc | Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product - Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. The formulas given are for the typical characteristics only at 25°C. To calculate total supply current at loads other than 50 pF: I<sub>T</sub>(C<sub>L</sub>) = I<sub>T</sub>(50 pF) + (C<sub>L</sub> 50) Vfk where: I<sub>T</sub> is in μA (per package), C<sub>L</sub> in pF, V = (V<sub>DD</sub> V<sub>SS</sub>) in volts, f in kHz is input frequency, and k = 0.004. # **SWITCHING CHARACTERISTICS** (Note 5) ( $C_L = 50 \text{ pF}, T_A = 25^{\circ}\text{C}$ ) | Characteristic | Symbol | V <sub>DD</sub> | Min | Typ<br>(Note 6) | Max | Unit | |-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------|-----------------|-------------------|-------------------|-------------------|------| | Output Rise and Fall Time $t_{TLH}, t_{THL} = (1.5 \text{ ns/pF}) \text{ C}_L + 25 \text{ ns}$ $t_{TLH}, t_{THL} = (0.75 \text{ ns/pF}) \text{ C}_L + 12.5 \text{ ns}$ $t_{TLH}, t_{THL} = (0.65 \text{ ns/pF}) \text{ C}_L + 9.5 \text{ ns}$ | t <sub>TLH</sub> , t <sub>THL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 100<br>50<br>40 | 200<br>100<br>80 | ns | | Propagation Delay Time $t_{PLH}, t_{PHL} = (1.7 \text{ ns/pF}) \text{ C}_L + 390 \text{ ns}$ $t_{PLH}, t_{PHL} = (0.66 \text{ ns/pF}) \text{ C}_L + 177 \text{ ns}$ $t_{PLH}, t_{PHL} = (0.5 \text{ ns/pF}) \text{ C}_L + 115 \text{ ns}$ | t <sub>PLH</sub> , t <sub>PHL</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 475<br>210<br>140 | 770<br>300<br>215 | ns | | Clock Pulse Width | t <sub>WH</sub> | 5.0<br>10<br>15 | 330<br>125<br>100 | 170<br>75<br>60 | | ns | | Clock Pulse Frequency | f <sub>cl</sub> | 5.0<br>10<br>15 | -<br>-<br>- | 3.0<br>6.7<br>8.3 | 1.5<br>4.0<br>5.3 | MHz | | Clock Pulse Rise and Fall Time | t <sub>TLH</sub> , t <sub>THL</sub> | 5.0<br>10<br>15 | See (Note 7) | | | _ | | Data to Clock Setup Time | t <sub>su</sub> | 5.0<br>10<br>15 | 0<br>10<br>15 | - 40<br>- 15<br>0 | -<br>-<br>- | ns | | Data to Clock Hold Time | t <sub>h</sub> | 5.0<br>10<br>15 | 150<br>75<br>35 | 75<br>25<br>10 | -<br>-<br>- | ns | | Write Enable to Clock Setup Time | t <sub>su</sub> | 5.0<br>10<br>15 | 400<br>200<br>110 | 170<br>65<br>50 | -<br>-<br>- | ns | | Write Enable to Clock Release Time | t <sub>rel</sub> | 5.0<br>10<br>15 | 380<br>180<br>100 | 160<br>55<br>40 | -<br>-<br>- | ns | - The formulas given are for the typical characteristics only at 25°C. Data labelled "Typ" is not to be used for design purposes but is intended as an indication of the IC's potential performance. When shift register sections are cascaded, the maximum rise and fall time of the clock input should be equal to or less than the rise and fall time of the data outputs, driving data inputs, plus the propagation delay of the output driving stage. Figure 1. Power Dissipation Test Circuit and Waveform (Output being tested should be in the high-logic state) (Output being tested should be in the low-logic state) Figure 2. Typical Output Source Current Characteristics Test Circuit Figure 3. Typical Output Sink Current Characteristics Test Circuit Figure 4. AC Test Waveforms SOIC-16 WB CASE 751G-03 ISSUE D **DATE 12 FEB 2013** ### **SOLDERING FOOTPRINT** #### NOTES: - 1. DIMENSIONS ARE IN MILLIMETERS. 2. INTERPRET DIMENSIONS AND TOLERANCES PER ASME Y14.5M, 1994. - DIMENSIONS D AND E DO NOT INLCUDE MOLD PROTRUSION. - MOLID PROTRUSION. MAXIMUM MOLID PROTRUSION 0.15 PER SIDE. DIMENSION B DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL BE 0.13 TOTAL IN EXCESS OF THE B DIMENSION AT MAXIMUM MATERIAL CONDITION. | | MILLIMETERS | | | | | | |-----|-------------|-------|--|--|--|--| | DIM | MIN | MAX | | | | | | Α | 2.35 | 2.65 | | | | | | A1 | 0.10 | 0.25 | | | | | | В | 0.35 | 0.49 | | | | | | С | 0.23 | 0.32 | | | | | | D | 10.15 | 10.45 | | | | | | Е | 7.40 | 7.60 | | | | | | е | 1.27 | BSC | | | | | | Н | 10.05 | 10.55 | | | | | | h | 0.25 | 0.75 | | | | | | L | 0.50 | 0.90 | | | | | | q | 0 ° | 7 ° | | | | | ### **GENERIC MARKING DIAGRAM\*** XXXXX = Specific Device Code = Assembly Location Α WL = Wafer Lot YY = Year WW = Work Week G = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present. | DOCUMENT NUMBER: | 98ASB42567B | Electronic versions are uncontrolled except when accessed directly from the Document Repositor<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | | | |------------------|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--| | DESCRIPTION: | SOIC-16 WB | | PAGE 1 OF 1 | | | ON Semiconductor and unare trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor and the are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of ON Semiconductor's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor and see no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using ON Semiconductor products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by ON Semiconductor. "Typical" parameters which may be provided in ON Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. ON Semiconductor does not convey any license under its patent rights nor the rights of others. ON Semiconductor products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use ON Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and #### **PUBLICATION ORDERING INFORMATION** LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com ON Semiconductor Website: www.onsemi.com TECHNICAL SUPPORT North American Technical Support: Voice Mail: 1 800-282-9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative