# **Linear Regulator** - Low **Dropout, Watchdog,** Wake Up, RESET, ENABLE **NCV8518C** The NCV8518C device is a precision micropower voltage regulator. It has a fixed output voltage of 5.0 V and regulates within $\pm 2\%$ . It is suitable for use in all automotive environments and contains all the required functions to control a microprocessor. This device has low dropout voltage and low quiescent current. It includes a watchdog timer, adjustable reset, wake up and enable function. Also encompassed in this device are safety features such as thermal shutdown and short circuit protection. It is capable of handling up to 45 V transients. #### **Features** - Output Voltage Option: 5.0 V - Output Voltage Accuracy: ±2% - Output Current up to 250 mA - Low Dropout Voltage - Low Quiescent Current of 70 μA - Low Sleep Mode Current less than 1.0 μA - Micropower Compatible Control Functions: - ENABLE - Watchdog - RESET - Wake Up - Protection Features: - Thermal Shutdown - Current Limitation - NCV Prefix for Automotive and Other Applications Requiring Site and Change Control - AEC-Q100 Grade 1 Qualified and PPAP Capable - These Devices are Pb-Free and are RoHS Compliant #### Applications (for safety applications refer to Figure 22) - Body and Chassis - Instrument and Clusters - Engine Control Unit **MARKING** = Assembly Location WL = Wafer Lot YY. Y = Year ww = Work Week = Pb-Free Package #### **ORDERING INFORMATION** | Device | Package | Shipping <sup>†</sup> | |---------------|----------------------------|-----------------------| | NCV8518CPDR2G | SOIC-8 EP<br>(Pb-Free) | 2500 / Tape<br>& Reel | | NCV8518CPWR2G | SOIC-16 WB EP<br>(Pb-Free) | 1000 / Tape<br>& Reel | <sup>†</sup>For information on tape and reel specifications, including part orientation and tape sizes, please refer to our Tape and Reel Packaging Specifications Brochure, BRD8011/D. 1 <sup>\*</sup>C<sub>IN</sub> required if regulator is located far from power supply filter. If extremely fast input voltage transients are expected then appropriate input filter must be used. The filter can be composed of several capacitors in parallel. Figure 1. Application Circuit #### **PIN CONNECTIONS** #### PIN FUNCTION DESCRIPTION | Pin No. SOIC-8 EP SOIC-16 WB EP | | | | |----------------------------------|------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------| | | | Pin Name | Description | | 4 | 8 | V <sub>OUT</sub> | Regulated Output Voltage. | | 5 | 9 | V <sub>IN</sub> | Positive Power Supply. Connect capacitor to ground. | | 7 | 13 | WDI | CMOS compatible Watchdog Input. The watchdog function monitors the falling edge of the incoming signal. | | 2 | 3 | GND | Power Supply Ground. | | 6 | 11 | ENABLE | ENABLE Input. Low level disables the chip. Connect to $V_{\text{IN}}$ if this function is not needed. | | 8 | 15 | RESET | CMOS compatible output RESET goes low whenever V <sub>OUT</sub> drops by more than 7.0% from nominal, or during the absence of a correct watchdog signal. | | 3 | 5 | Delay | Delay Timing. Buffered reference voltage used to create timing current for RESET and Watchdog threshold frequency from R <sub>Delay</sub> . | | - | 1, 2, 4, 6, 7,<br>10, 12, 14 | NC | Not Connected. Not internally bonded. | | 1 | 16 | Wake Up | Continuously generated signal that interrupts the microprocessor from sleep mode. | | EPAD | EPAD | Exposed<br>Pad | Connect to Ground potential or leave unconnected. | <sup>\*\*</sup>The RC filter is only required when transients with slew rate in excess of 1 $V/\mu s$ may be present on the ENABLE voltage source during operation. The filter is not required when ENABLE is connected to a noise–free DC voltage. Figure 1. Block Diagram #### **MAXIMUM RATINGS** | Rating | Symbol | Min | Max | Unit | |---------------------------------------------------------------------------------------------------------------------------------|----------------------------------------|--------------|--------------------------|------| | DC Voltage (Note 1) Input Voltage ENABLE Voltage | V <sub>IN</sub><br>V <sub>ENABLE</sub> | -0.3 | 40 | V | | Peak Transient Voltage (Load Dump) (Note 2) Input Voltage ENABLE Voltage | V <sub>IN</sub><br>V <sub>ENABLE</sub> | | 45 | V | | Output Voltage | V <sub>OUT</sub> | -0.3 | +7.0 | ٧ | | RESET Output Voltage Powered chip or connected external components to chip Pin to Ground only, all other pins left disconnected | V <sub>RESET</sub> | -0.3<br>-0.3 | V <sub>OUT</sub><br>+7.0 | V | | RESET Output Current (RESET may be incidentally shorted either to V <sub>OUT</sub> or to GND without damage) | IRESET | - | Internally<br>Limited | mA | | Wake Up Voltage Powered chip or connected external components to chip Pin to Ground only, all other pins left disconnected | V <sub>Wake_Up</sub> | -0.3<br>-0.3 | V <sub>OUT</sub><br>+7.0 | V | | Watchdog Input Voltage | $V_{WDI}$ | -0.3 | +7.0 | ٧ | | Delay Timing Voltage | V <sub>Delay</sub> | -0.3 | +3.6 | V | | Operating Junction Temperature | TJ | -40 | +150 | °C | | Storage Temperature Range | T <sub>S</sub> | -55 | +150 | °C | Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected. 1. Refer to ELECTRICAL CHĂRACŤERISTICS and APPLICATION INFORMATION for Safe Operating Area. #### **ESD CAPABILITY** (Note 3) | Rating | Symbol | Min | Max | Unit | |--------------------------------------|--------------------|-----|-----|------| | ESD Capability, Human Body Model | ESD <sub>HBM</sub> | -2 | 2 | kV | | ESD Capability, Charged Device Model | ESD <sub>CDM</sub> | -1 | 1 | kV | <sup>3.</sup> This device series incorporates ESD protection and is tested by the following methods: ESD Human Body Model tested per AEC-Q100-002 (JS-001-2017). Field Induced Charge Device Model ESD characterization is not performed on plastic molded packages with body sizes smaller than 2 x 2 mm due to the inability of a small package body to acquire and retain enough charge to meet the minimum CDM discharge current waveform characteristic defined in JEDEC JS-002-2018. #### LEAD SOLDERING TEMPERATURE AND MSL (Note 4) | Rating | Symbol | Min | Max | Unit | |-------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|-----|----------------------|----------| | Moisture Sensitivity Level SOIC-16 WB EP (Case 751AG) SOIC-8 EP (Case 751AC) | MSL | 1 | 1 | - | | Lead Temperature Soldering: Reflow Leaded Part 60-150 sec above 183 °C, 30 sec max at peak Lead-Free Part 60-150 sec above 217 °C, 40 sec max at peak | T <sub>SLD</sub> | | 240 peak<br>265 peak | °C<br>°C | <sup>4.</sup> For more information, please refer to our Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. <sup>2.</sup> Load Dump Test B (with centralized load dump suppression) according to ISO16750-2 standard. Guaranteed by design. Not tested in production. Passed Class B according to ISO16750-1. #### THERMAL CHARACTERISTICS (Note 6) | Parameter | Parameter Board/Mounting Conditions Typical Value | | | | | | |------------------------------------------------|---------------------------------------------------|---------------------------|------|--|--|--| | SOIC-8 EP Package | | | | | | | | | 100 sq. mm spreader board | 1 sq. inch spreader board | | | | | | Junction to case top ( $\Psi_{ m JT}$ ) | 11.5 | 8.0 | °C/W | | | | | Junction to lead2 ( $\Psi_{ extsf{JL2}}$ ) | 28.5 | 20.0 | °C/W | | | | | Junction to board (Ψ <sub>JB</sub> ) (Notes 5) | 7.0 | 7.5 | °C/W | | | | | Junction to ambient (θ <sub>JA</sub> ) | 132.3 | 85.3 | °C/W | | | | | SOIC-16 WB EP Package | | | • | | | | | | 100 sq. mm spreader board | 1 sq. inch spreader board | | | | | | Junction to case top ( $\Psi_{ m JT}$ ) | 17.5 | 14.5 | °C/W | | | | | Junction to lead2 (Ψ <sub>JL2</sub> ) | 34.5 | 27.5 | °C/W | | | | | Junction to board (Ψ <sub>JB</sub> ) (Notes 5) | 8.0 | 8.0 | °C/W | | | | | Junction to ambient (θ <sub>JA</sub> ) | 97.3 | 73.8 | °C/W | | | | All boards are 0.062" thick FR4, 3" square, with varying amounts of copper heat spreader, in still air (free convection) conditions. Numerical values are derived from an axisymmetric finite-element model where active die area, total die area, flag area, pad area, and board area are equated to the actual corresponding areas. - 5. "board" is defined as center of exposed pad soldered to board; this is the recommended number to be used for thermal calculations, as it best represents the primary heat flow path and is least sensitive to board and ambient properties. - Values based on copper area of 645 mm<sup>2</sup> (or 1 in<sup>2</sup>) of 1 oz copper thickness and FR4 PCB substrate. Single layer according to JEDEC51.3, 4 layers – according to JEDEC51.7. #### **RECOMMENDED OPERATING RANGES** | Rating | Symbol | Min | Max | Unit | |---------------------------|------------------|-----|-----|------| | Input Voltage | V <sub>IN</sub> | 6.0 | 28 | V | | Output Current | I <sub>OUT</sub> | 0.1 | 150 | mA | | Junction Temperature | T <sub>J</sub> | -40 | 150 | °C | | Input Capacitor (Note 7) | C <sub>IN</sub> | 0.1 | - | μF | | Output Capacitor (Note 7) | C <sub>OUT</sub> | 1.0 | | μF | Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability. <sup>7.</sup> Including de-ratings. **ELECTRICAL CHARACTERISTICS** (6.0 V $\leq$ V<sub>IN</sub> $\leq$ 28 V, V<sub>ENABLE</sub> = 5 V, 100 μA $\leq$ I<sub>OUT</sub> $\leq$ 150 mA, C<sub>IN</sub> = 100 nF, C<sub>OUT</sub> = 1.0 μF ceramic, R<sub>Delay</sub> = 60 kΩ. Min and Max values are valid for temperature range $-40^{\circ}$ C $\leq$ T<sub>J</sub> $\leq$ 150 °C unless otherwise noted and are guaranteed by test design or statistical correlation. Typical values are referenced to T<sub>J</sub> = 25°C.) (Notes 9 and 10) | Characteristic | Symbol | Min | Тур | Max | Unit | |--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------|---------------|------------------|---------------|--------------------------| | Output | | | | | | | Output Voltage | V <sub>OUT</sub> | 4.9<br>-2% | 5.00 | 5.10<br>+2% | V | | Dropout Voltage (V <sub>IN</sub> – V <sub>OUT</sub> , I <sub>OUT</sub> = 150 mA) (Note 8) | $V_{DO}$ | - | 356 | 750 | mV | | Load Regulation ( $V_{IN}$ = 13.5 V, $I_{OUT}$ = 100 $\mu$ A to 150 mA) | Reg <sub>load</sub> | -30 | - | 30 | mV | | Line Regulation ( $I_{OUT} = 5.0 \text{ mA}, V_{IN} = 6.0 \text{ V} \text{ to } 28 \text{ V}$ ) | Reg <sub>line</sub> | -20 | - | 20 | mV | | Current Limit (V <sub>OUT</sub> = 0.95 x V <sub>OUT_nom</sub> , V <sub>in</sub> = 13.5 V) | I <sub>LIM</sub> | 255 | 510 | - | mA | | Thermal Shutdown (Guaranteed by Design) | T <sub>Jmax</sub> | 150 | 175 | 210 | °C | | Quiescent Current (V <sub>IN</sub> = 13.5 V, I <sub>OUT</sub> = 100 $\mu$ A, V <sub>ENABLE</sub> = 2.0 V) | Iq | - | 70 | 85 | μΑ | | Disable Current (V <sub>ENABLE</sub> = 0 V, T <sub>A</sub> ≤ +125°C) | I <sub>DIS</sub> | - | - | 1.0 | μА | | RESET | | | | | | | Threshold Voltage | _ | 4.5 | 4.65 | 4.75 | V | | Output Low (R <sub>RESET</sub> = 10 k $\Omega$ to V <sub>OUT</sub> , V <sub>OUT</sub> = 1.0 V) | - | - | 0.025 | 0.4 | V | | Output High (R <sub>RESET</sub> = 10 k $\Omega$ to GND) | - | 4.5 | 4.86 | - | V | | Power On Reset Delay Time $(V_{IN} = 13.5 \text{ V}, R_{Delay} = 60 \text{ k}Ω, I_{OUT} = 5.0 \text{ mA})$ $(V_{IN} = 13.5 \text{ V}, R_{Delay} = 120 \text{ k}Ω, I_{OUT} = 5.0 \text{ mA})$ $(V_{IN} = 13.5 \text{ V}, R_{Delay} = 500 \text{ k}Ω, I_{OUT} = 5.0 \text{ mA})$ | POR | 2.0<br>-<br>- | 3.1<br>6.2<br>26 | 4.0<br>-<br>- | ms | | Reset Reaction Time | t <sub>RR</sub> | - | 20 | - | μs | | Watchdog Input | | | | • | | | Threshold Voltage | WDI <sub>high</sub> | 30 | 50 | 70 | % of<br>V <sub>OUT</sub> | | Hysteresis (Guaranteed by design) | WDI <sub>hys</sub> | 25 | 100 | - | mV | | Input Current (WDI = 6.0 V) | - | - | 1.1 | 2.0 | μΑ | | ENABLE | | | | | | | Threshold Voltage<br>Logic Low (V <sub>OUT</sub> ≤ 0.1 V)<br>Logic High (V <sub>OUT</sub> ≥ 4.5 V) | V <sub>th(ENABLE)</sub> | _<br>2.0 | _<br>_<br>_ | 0.8 | V | | Input Current (V <sub>ENABLE</sub> = 2.0 V) | I <sub>ENABLE</sub> | _ | 2.4 | 10 | μА | <sup>8.</sup> Measured when the output voltage has dropped 100 mV from the nominal value obtained at nominal input voltage. <sup>9.</sup> Refer to ABSOLUTE MAXIMUM RATINGS and OPERATION DESCRIPTION for Safe Operating Area. <sup>10.</sup> Performance guaranteed over the indicated operating temperature range by design and/or characterization tested at $T_A \approx T_J$ . Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible. **ELECTRICAL CHARACTERISTICS (continued)** (6.0 V $\leq$ V<sub>IN</sub> $\leq$ 28 V, V<sub>ENABLE</sub> = 5 V, 100 $\mu$ A $\leq$ I<sub>OUT</sub> $\leq$ 150 mA, C<sub>IN</sub> = 100 nF, C<sub>OUT</sub> = 1.0 $\mu$ F ceramic, R<sub>Delay</sub> = 60 k $\Omega$ . Min and Max values are valid for temperature range $-40^{\circ}$ C $\leq$ T<sub>J</sub> $\leq$ 150 $^{\circ}$ C unless otherwise noted and are guaranteed by test design or statistical correlation. Typical values are referenced to T<sub>J</sub> = 25 $^{\circ}$ C.) | Symbol | Min | Тур | Max | Unit | |--------|---------------|-------------------------|---------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------| | | | | | | | - | 18<br>-<br>- | 24<br>47<br>194 | 32<br>-<br>- | ms | | - | 45 | 50 | 55 | % | | 1 | 9.0<br>-<br>- | 12<br>23.5<br>97 | 16<br>-<br>- | ms | | - | - | 0.65 | 2.0 | μs | | - | - | 0.012 | 1.0 | μs | | - | - | 0.085 | 0.4 | V | | _ | 4.5 | 4.86 | _ | V | | | | | | | | | - | 0.48 | _ | V | | | Symbol | - 18<br>45<br>- 9.0<br> | - 18 24 47 194 - 45 50 - 9.0 12 - 23.5 - 97 0.65 0.012 - 4.5 4.86 | - 18 24 32<br>- 47 -<br>- 194 -<br>- 45 50 55<br>- 9.0 12 16<br>- 23.5 -<br>- 97 -<br>0.65 2.0<br>0.012 1.0 | #### **DEFINITION OF TERMS** **Dropout Voltage:** The input-to-output voltage differential at which the circuit ceases to regulate against further reduction in input voltage. Measured when the output voltage has dropped 100 mV from the nominal value obtained at nominal input voltage, dropout voltage is dependent upon load current and junction temperature. **Input Voltage:** The DC voltage applied to the input terminals with respect to ground. **Line Regulation:** The change in output voltage for a change in the input voltage. The measurement is made under conditions of low dissipation or by using pulse techniques such that the average chip temperature is not significantly affected. Load Regulation: The change in output voltage for a change in load current at constant chip temperature. **Quiescent Current:** The part of the positive input current that does not contribute to the positive load current. The regulator ground lead current with no load. Current Limit: Peak current that can be delivered to the output. #### **TIMING DIAGRAMS** Figure 2. Power Up, Sleep Mode and Normal Operation Figure 3. Error Condition: Watchdog Remains Low and a RESET is Issued Figure 4. Power Down, Restart Sequence, and Wake Up Response to WDI #### **TYPICAL CHARACTERISTICS** Figure 5. Output Voltage vs. Temperature Figure 6. Output Voltage vs. Input Voltage Figure 7. POR, Power On Reset Delay Time vs. Temperature, ${\rm R_{Delay}}$ = 60 $k\Omega$ Figure 8. POR, Power On Reset Delay Time vs. Temperature, $R_{Delay}$ = 120 $k\Omega$ Figure 9. Stability Region of Capacitive ESR vs. Output Current Figure 10. Wake Up Period vs. Temperature, $\label{eq:RDelay} \textbf{R}_{\text{Delay}} = \text{120 k}\Omega$ #### **TYPICAL CHARACTERISTICS** Figure 11. Wake Up Period vs. R<sub>Delay</sub> Figure 12. POR, Power On Reset Delay Time vs. $R_{\text{Delay}}$ Figure 13. Load Transient Response Figure 14. Dropout Voltage vs. Output Current Figure 15. Quiescent Current vs. Output Current Figure 16. Quiescent Current vs. Junction Temperature ### **TYPICAL CHARACTERISTICS** Figure 17. Quiescent Current vs. Input Voltage Figure 18. Disable Current vs. Junction Temperature Figure 19. Output Current Limit vs. Junction Temperature #### **OPERATING DESCRIPTION** #### General The NCV8518C is a precision micropower voltage regulator featuring low quiescent current (126 $\mu A$ typical at 150 mA load) and low dropout voltage (356 mV typical at 150 mA). Integrated microprocessor control functions include Watchdog, Wake Up and $\overline{RESET}$ . An Enable input is provided for logic level control of the regulator state. The combination of low quiescent current and comprehensive microprocessor interface functions make the NCV8518C ideal for use in both battery operated and automotive applications. The NCV8518C is internally protected against short circuit and thermal runaway conditions. No external components are required to engage these protective mechanisms. The device continues to operate through 45 volt input transients, an important consideration in automotive environments. #### Wake Up and Watchdog To reduce battery drain, a microprocessor or microcontroller can transition to a low current consumption ("sleep") mode when code execution is suspended or complete. The NCV8518C Wake Up signal is generated and output periodically to interrupt sleep mode. The nominal Wake Up output is a 5 volt square wave (generated from $V_{OUT}$ ) with a duty cycle of 50%, at a frequency determined by external timing resistor $R_{Delay}$ . In response to the rising edge of the Wake Up signal, the microprocessor will subsequently output a Watchdog pulse and check its inputs to decide if it should resume normal operation or remain in sleep mode. The NCV8518C responds to the falling edge of the Watchdog signal, which it expects at least once during each Wake Up period. Minimum WDI pulse width must be higher than 1 µs and WDI falling edge must not occur during 5 µs after Wake Up signal rising edge, otherwise WDI falling edge may not be accepted by watchdog logic. This provides higher robustness of watchdog logic against glitch pulses and disturbances in the application. When the correct Watchdog signal is received, the Wake Up output is forced low. Other Watchdog pulses received within the same cycle are ignored. The Watchdog circuitry continuously monitors the input Watchdog signal (WDI) from the microprocessor. The absence of a falling edge on the Watchdog input during one Wake Up cycle will cause a Reset pulse to be output at the end of the Wake Up cycle (see Figure 4). #### **RESET** As output voltage falls, the $\overline{RESET}$ output will maintain its current state down to $V_{OUT}$ = 1 V. A Reset signal (active low) is asserted for any of four conditions: - 1. During power up, RESET is held low until the output voltage is in regulation. - 2. During operation, if the output voltage falls below the Reset Threshold Voltage, RESET switches low, and will remain low until both the output voltage - has recovered and the Reset delay timer cycle has completed following that recovery. - RESET will switch low if the regulator does not receive a Watchdog input signal within a Wake Up period. - 4. Regardless of output voltage, RESET will switch low if the regulator input voltage V<sub>IN</sub>, falls below a level required to sustain the internal control circuits. The specific voltage is temperature dependent, and is approximately 4.65 V at 20°C. The Wake Up output is pulled low during a $\overline{RESET}$ regardless of the cause of the $\overline{RESET}$ . After the $\overline{RESET}$ returns high, the Wake Up cycle begins again (see Figure 4). The Reset Delay Time, Wake Up signal frequency and $\overline{RESET}$ HIGH to Wake Up Rising Delay Time are all set by one external resistor, $R_{Delay}$ , according to the following equations: Wake Up Period (seconds) = $(3.95 \times 10^{-7}) * R_{Delay} (\Omega)$ RESET Delay Time (seconds) = $(5.2 \times 10^{-8}) * R_{Delay} (\Omega)$ RESET HIGH to Wake Up Rising Delay Time (seconds) = $(1.96 \times 10^{-7}) * R_{Delay} (\Omega)$ #### **ENABLE** This is a standard TTL and CMOS logic compatible input that can be used to turn the regulator on or off. Logic high enables the regulator; logic low disables it (also called *shutdown*). In the disabled/shutdown state, the pass transistor is off and total quiescent current is less than 1 µA. #### **Thermal Considerations** As power in the NCV8518C increases, it might become necessary to provide some thermal relief. The maximum power dissipation supported by the device is dependent upon board design and layout. Mounting pad configuration on the PCB, the board material and the ambient temperature affect the rate of junction temperature rise for the part. When the NCV8518C has good thermal conductivity through the PCB, the junction temperature will be relatively low with high power applications. The maximum dissipation the NCV8518C can handle is given by: $$P_{D(MAX)} = \frac{\left(T_{J(MAX)} - T_{A}\right)}{\theta_{JA}}$$ Since $T_J$ is not recommended to exceed 150°C, then the NCV8518C (SOIC–8 EP) soldered on 645 mm², 1 oz copper area, FR4 can dissipate up to 1.465 W when the ambient temperature ( $T_A$ ) is 25°C. See Figure 20 and 21 for $\theta_{JA}$ versus PCB Cu area. The power dissipated by the NCV8518C can be calculated from the following equations: $$P_D \approx V_{in}(I_q@I_{out}) + I_{out}(V_{in} - V_{out})$$ or $$V_{in(MAX)} \approx \frac{P_{D(MAX)} + (V_{out} \times I_{out})}{I_{out} + I_{q}}$$ Figure 21. Thermal Resistance vs. PCB Copper Area (SOIC-16 WB EP) #### Hints $V_{\rm IN}$ and GND printed circuit board traces should be as wide as possible. When the impedance of these traces is high, there is a chance to pick up noise or cause the regulator to malfunction. Place external components, especially the output capacitor, as close as possible to the NCV8518C and make traces as short as possible. The NCV8518C is not developed in compliance with ISO26262 standard. If application is safety critical then the below application example diagram shown in Figure 22 can be used. Figure 22. Application Diagram NOTES 4&5 HIH TOP VIEW SIDE VIEW **BOTTOM VIEW** ○ 0.10 C D E1 NOTES 4&5 0.10 C D 8X b NOTES 3&7 **⊕** 0.25**∭** C A-B D 0.10 C С SEATING PLANE NOTE 6 D E NOTE 6 B 0.20 C D NOTE 8 SOIC-8 EP CASE 751AC ISSUE E **DATE 05 OCT 2022** #### NOTES: - 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M. 1994. - 2. CONTROLLING DIMENSION: MILLIMETERS - DIMENSION 6 DOES NOT INCLUDE DAMBAR PROTRUSION, ALLOWABLE PROTRUSION SHALL BE 0.004 IN EXCESS OF MAXIMUM MATERIAL CONDITION. - 4. DIMENSION 5 HALL BE 0.104 IN EACESS OF MAXIMUM INTERIAL CONDITION. 4. DIMENSION D DOES NOT INCLUDE MOLD FLASH, PROTRUSIONS, OR GATE BURRS. MOLD FLASH, PROTRUSIONS, OR GATE BURRS SHALL NOT EXCEED 0.006 PER SIDE. DIMENSION E1 DOES NOT INCLUDE INTERLEAD FLASH OR PROTRUSION. INTERLEAD FLASH OR PROTRUSION SHALL NOT EXCEED 0.010 mm PER SIDE. 5. THE PACKAGE TOP MAY BE SMALLER THAN THE PACKAGE BOTTOM. DIMENSIONS D AND E1 ARE DETERMINED AT THE OUTERMOST EXTREMES - OF THE PLASTIC BODY AT DATUM H. - 6. DATUMS A AND B ARE TO BE DETERMINED AT DATUM H. - 7. DIMENSIONS b AND c APPLY TO THE FLAT SECTION OF THE LEAD BETWEEN 0.10 TO 0.25 FROM THE LEAD TIP. - 8. A1 IS DEFINED AS THE VERTICAL DISTANCE FROM THE SEATING PLANE TO THE LOWEST POINT ON THE PACKAGE BODY. | | MIL | LIMETERS | 3 | | |-----|----------------|----------|------|--| | DIM | MIN. | NOM | MAX. | | | Α | 1.35 | 1.55 | 1.75 | | | A1 | | 0.05 | 0.10 | | | A2 | 1.35 | 1.50 | 1.65 | | | р | 0.31 | 0.41 | 0.51 | | | С | 0.17 | 0.21 | 0.23 | | | D | 4.90 BSC | | | | | Е | 6.00 BSC | | | | | E1 | 3.90 BSC | | | | | е | | 1.27 BSC | | | | F | 2.24 | 2.72 | 3.20 | | | F1 | | 0.20 REF | | | | G | 1.55 | 2.03 | 2.51 | | | G1 | | 0.46 REF | | | | h | 0.25 | 0.38 | 0.50 | | | L | 0.40 0.84 1.27 | | | | | L1 | 1.04 REF | | | | | L2 | 0.25 REF | | | | | Ø | 0° 4° 8° | | | | <sup>\*</sup>For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D." #### **GENERIC MARKING DIAGRAM\*** XXXXXX = Specific Device Code = Assembly Location Υ = Year WW = Work Week = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " ■", may or may not be present and may be in either location. Some products may not follow the Generic Marking. | DOCUMENT NUMBER: | 98AON14029D | Electronic versions are uncontrolled except when accessed directly from the Document Repos<br>Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. | | |------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------| | DESCRIPTION: | SOIC-8 EP | | PAGE 1 OF 1 | onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. onsemi makes no warranty, representation or guarantee regarding the suitability of its products for any particular e, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others. **EXPOSED PAD** ## SOIC 16 LEAD WIDE BODY, EXPOSED PAD CASE 751AG ISSUE B **DATE 31 MAY 2016** #### NOTES: 1. DIM - DIMENSIONING AND TOLERANCING PER ANSI Y14 5M 1982 - Y14.5M, 1982. 2. CONTROLLING DIMENSION: MILLIMETER. - DIMENSION A AND B DO NOT INCLUDE MOLD PROTRUSION. - 4. MAXIMUM MOLD PROTRUSION 0.15 (0.006) PER SIDE - 5. DIMENSION D DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE PROTRUSION SHALL BE 0.13 (0.06) TOTAL IN EXCESS OF THE D DIMENSION AT MAXIMUM MATERIAL CONDITION. - 6. 751R-01 OBSOLETE, NEW STANDARD 751R-02. | | MILLIN | IETERS | INC | HES | |-----|--------|--------|-----------|-------| | DIM | MIN | MAX | MIN | MAX | | Α | 10.15 | 10.45 | 0.400 | 0.411 | | В | 7.40 | 7.60 | 0.292 | 0.299 | | С | 2.35 | 2.65 | 0.093 | 0.104 | | D | 0.35 | 0.49 | 0.014 | 0.019 | | F | 0.50 | 0.90 | 0.020 | 0.035 | | G | 1.27 | BSC | 0.050 BSC | | | Н | 3.45 | 3.66 | 0.136 | 0.144 | | J | 0.25 | 0.32 | 0.010 | 0.012 | | K | 0.00 | 0.10 | 0.000 | 0.004 | | L | 4.72 | 4.93 | 0.186 | 0.194 | | M | 0 ° | 7 ° | 0 ° | 7 ° | | Р | 10.05 | 10.55 | 0.395 | 0.415 | | R | 0.25 | 0.75 | 0.010 | 0.029 | ## GENERIC MARKING DIAGRAM\* XXXXX = Specific Device Code A = Assembly Location WL = Wafer Lot YY = Year WW = Work Week G = Pb-Free Package \*This information is generic. Please refer to device data sheet for actual part marking. Pb–Free indicator, "G" or microdot " ■", may or may not be present. # BOTTOM VIEW SOLDERING FOOTPRINT\* DIMENSIONS: INCHES \*For additional information on our Pb-Free strategy and soldering details, please download the ON Semiconductor Soldering and Mounting Techniques Reference Manual, SOLDERRM/D. DOCUMENT NUMBER: 98AON21237D Electronic versions are uncontrolled except when accessed directly from the Document Repository. Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. PAGE 1 OF 1 ON Semiconductor and are trademarks of Semiconductor Components Industries, LLC dba ON Semiconductor or its subsidiaries in the United States and/or other countries. ON Semiconductor reserves the right to make changes without further notice to any products herein. ON Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does ON Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. ON Semiconductor does not convey any license under its patent rights nor the rights of others. onsemi, ONSEMI, and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner. #### **PUBLICATION ORDERING INFORMATION** LITERATURE FULFILLMENT: Email Requests to: orderlit@onsemi.com onsemi Website: www.onsemi.com **TECHNICAL SUPPORT** North American Technical Support: Voice Mail: 1 800–282–9855 Toll Free USA/Canada Phone: 011 421 33 790 2910 Europe, Middle East and Africa Technical Support: Phone: 00421 33 790 2910 For additional information, please contact your local Sales Representative