

# CY62128V Family

#### Features

- Low voltage range:
  - -2.7V-3.6V (CY62128V)
  - -2.3V-2.7V (CY62128V25)
  - -1.6V-2.0V (CY62128V18)
- · Low active power and standby power
- Easy memory expansion with CE and OE features
- TTL-compatible inputs and outputs
- · Automatic power-down when deselected
- CMOS for optimum speed/power

#### **Functional Description**

The CY62128V family is composed of three high-performance CMOS static RAMs organized as 131,072 words by 8 bits. Easy memory expansion is provided by an active LOW Chip Enable ( $\overline{CE}_1$ ), an active HIGH Chip Enable ( $\overline{CE}_2$ ), an active

# 128K x 8 Static RAM

LOW Output Enable ( $\overline{OE}$ ) and three-state drivers. These devices have an automatic power-down feature, reducing the power consumption by over 99% when deselected. The CY62128V family is available in the standard 450-mil-wide SOIC, 32-lead TSOP-I, and STSOP packages.

Writing to the device is accomplished by taking Chip Enable one ( $\overline{CE}_1$ ) and Write Enable ( $\overline{WE}$ ) inputs LOW and the Chip Enable two ( $CE_2$ ) input HIGH. Data on the eight I/O pins ( $I/O_0$ through I/O<sub>7</sub>) is then written into the location specified on the address pins ( $A_0$  through  $A_{16}$ ).

Reading from the device is accomplished by taking Chip Enable one ( $\overline{CE}_1$ ) and Output Enable ( $\overline{OE}$ ) LOW while forcing Write Enable (WE) and Chip Enable two ( $CE_2$ ) HIGH. Under these conditions, the contents of the memory location specified by the address pins will appear on the I/O pins.

The eight input/output pins (I/O<sub>0</sub> through I/O<sub>7</sub>) are placed in a high-impedance state when the device is deselected ( $\overline{CE}_1$  HIGH or CE<sub>2</sub> LOW), the outputs are disabled ( $\overline{OE}$  HIGH), or during a write operation ( $\overline{CE}_1$  LOW, CE<sub>2</sub> HIGH, and  $\overline{WE}$  LOW).





# **Maximum Ratings**

(Above which the useful life may be impaired. For user guidelines, not tested.)

| Storage Temperature65°C to +150°C                                            |
|------------------------------------------------------------------------------|
| Ambient Temperature with<br>Power Applied55°C to +125°C                      |
| Supply Voltage to Ground Potential<br>(Pin 28 to Pin 14)0.5V to +4.6V        |
| DC Voltage Applied to Outputs in High Z State $^{[1]}$ 0.5V to V_{CC} + 0.5V |
| DC Input Voltage <sup>[1]</sup> 0.5V to V <sub>CC</sub> + 0.5V               |

#### Output Current into Outputs (LOW)...... 20 mA Static Discharge Voltage ...... >2001V (per MIL-STD-883, Method 3015)

Latch-Up Current...... >200 mA

#### **Operating Range**

| Range      | Ambient Temperature | V <sub>CC</sub> |  |  |
|------------|---------------------|-----------------|--|--|
| Commercial | 0°C to +70°C        | 1.6V to 3.6V    |  |  |
| Industrial | –40°C to +85°C      | 1.6V to 3.6V    |  |  |

### **Product Portfolio**

|            |      |                            |      |           | Power Dissipation (Commercial) |                        |                            |                            |
|------------|------|----------------------------|------|-----------|--------------------------------|------------------------|----------------------------|----------------------------|
|            |      | V <sub>CC</sub> Range      |      |           | Operat                         | ing (I <sub>CC</sub> ) | St                         | tandby (I <sub>SB2</sub> ) |
| Product    | Min. | <b>Typ.</b> <sup>[2]</sup> | Max. | Speed     | <b>Typ.</b> <sup>[2]</sup>     | Maximum                | <b>Typ.</b> <sup>[2]</sup> | Maximum                    |
| CY62128V   | 2.7V | 3.0V                       | 3.6V | 55, 70 ns | 20 mA                          | 40 mA                  | 0.4 μΑ                     | 100 μA (XL = 10 μA)        |
| CY62128V25 | 2.3V | 2.5V                       | 2.7V | 100 ns    | 15 mA                          | 20 mA                  | 0.3 μΑ                     | 50 μA (LL = 12 μA)         |
| CY62128V18 | 1.6V | 1.8V                       | 2.0V | 200 ns    | 10 mA                          | 15 mA                  | 0.3 μΑ                     | 30 μA (LL = 10 μA)         |

#### Electrical Characteristics Over the Operating Range

|                  |                                   |                                                                      |                 |        | CY   | 62128V-55                  | /70                      |      |
|------------------|-----------------------------------|----------------------------------------------------------------------|-----------------|--------|------|----------------------------|--------------------------|------|
| Parameter        | Description                       | Test Con                                                             | ditions         |        | Min. | <b>Typ.</b> <sup>[2]</sup> | Max.                     | Unit |
| V <sub>OH</sub>  | Output HIGH Voltage               | $V_{CC} = Min., I_{OH} = -1.$                                        | 0 mA            |        | 2.4  |                            |                          | V    |
| V <sub>OL</sub>  | Output LOW Voltage                | V <sub>CC</sub> = Min., I <sub>OL</sub> = 2.1                        | mA              |        |      |                            | 0.4                      | V    |
| V <sub>IH</sub>  | Input HIGH Voltage                |                                                                      |                 |        | 2    |                            | V <sub>CC</sub><br>+0.5V | V    |
| V <sub>IL</sub>  | Input LOW Voltage                 |                                                                      |                 |        | -0.5 |                            | 0.8                      | V    |
| I <sub>IX</sub>  | Input Load Current                | $GND \le V_I \le V_{CC}$                                             |                 |        | -1   | ±1                         | +1                       | μA   |
| I <sub>OZ</sub>  | Output Leakage Current            | $GND \leq V_O \leq V_{CC}$ , Ou                                      | tput Disa       | bled   | -1   | ±1                         | +1                       | μA   |
|                  | V <sub>CC</sub> Operating Supply  | $V_{CC} = Max.,$<br>$I_{OUT} = 0 mA,$<br>$f = f_{MAX} = 1/t_{RC}$    | Com'l,          | L      |      | 20                         | 40                       | mA   |
|                  | Current                           |                                                                      | 70 ns           | LL, XL |      | 20                         | 40                       |      |
|                  |                                   |                                                                      | Ind'l,<br>55 ns | LL     |      | 23                         | 50                       |      |
|                  |                                   |                                                                      | Ind'l,          | L      |      | 20                         | 40                       |      |
|                  |                                   |                                                                      | 70 ns           | LL     |      | 20                         | 40                       |      |
| I <sub>SB1</sub> | Automatic CE                      | Max. $V_{CC}$ , $\overline{CE} \ge V_{IH}$ ,                         | Com'l,          | L      |      | 15                         | 300                      | μA   |
|                  | Power-Down Current—<br>TTL Inputs | $V_{IN} \ge V_{IH}$ or<br>$V_{IN} \le V_{IL}$ , f = f <sub>MAX</sub> | 70 ns           | LL, XL |      | 15                         | 300                      |      |
|                  |                                   | $V_{\text{IN}} \leq V_{\text{IL}}, V = V_{\text{MAX}}$               | Coml,<br>55 ns  | LL     |      | 17                         | 350                      |      |
|                  |                                   |                                                                      | Ind'l           | L      |      | 15                         | 300                      |      |
|                  |                                   |                                                                      |                 | LL     |      | 15                         | 300                      |      |

Notes:

1.  $V_{IL}$  (min.) = -2.0V for pulse durations of less than 20 ns. 2. Typical values are included for reference only and are not guaranteed or tested. Typical values are measured at  $V_{CC} = V_{CC}$  Typ.,  $T_A = 25^{\circ}C$ .



# Electrical Characteristics Over the Operating Range (continued)

|                  |                                    |                                                               |                                                      |    | CY   |                            |      |      |    |
|------------------|------------------------------------|---------------------------------------------------------------|------------------------------------------------------|----|------|----------------------------|------|------|----|
| Parameter        | Description                        | Test Con                                                      | ditions                                              |    | Min. | <b>Typ.</b> <sup>[2]</sup> | Max. | Unit |    |
| I <sub>SB2</sub> | Automatic CE                       | <u>Ma</u> x. V <sub>CC</sub> ,<br>CE ≥ V <sub>CC</sub> – 0.3V | Com'l                                                | L  |      | 0.4                        | 100  | μΑ   |    |
|                  | Power-Down Current—<br>CMOS Inputs | $CE \ge V_{CC} - 0.3V$                                        | $CE \ge V_{CC} - 0.3V$<br>$V_{IN} \ge V_{CC} - 0.3V$ |    | LL   |                            |      | 15   | μΑ |
|                  |                                    | or $V_{IN} \le 0.3V$ , f = 0                                  |                                                      | XL |      |                            | 10   | μΑ   |    |
|                  |                                    |                                                               | Ind'l                                                | L  |      |                            | 100  | μΑ   |    |
|                  |                                    |                                                               |                                                      | LL |      |                            | 30   | μΑ   |    |

\_\_\_\_\_

### Electrical Characteristics Over the Operating Range

|                  |                                             | CY62128V25-100                                                                               |         |      |                            | -100                    | CYe                     |                            |                         |      |
|------------------|---------------------------------------------|----------------------------------------------------------------------------------------------|---------|------|----------------------------|-------------------------|-------------------------|----------------------------|-------------------------|------|
| Parameter        | Description                                 | Test Conditions                                                                              |         | Min. | <b>Typ.</b> <sup>[2]</sup> | Max.                    | Min.                    | <b>Typ.</b> <sup>[2]</sup> | Max.                    | Unit |
| V <sub>OH</sub>  | Output HIGH Voltage                         | $V_{CC} = Min., I_{OH} = -0.1$                                                               | mA      | 2.4  |                            |                         | 0.8*<br>V <sub>CC</sub> |                            |                         | V    |
| V <sub>OL</sub>  | Output LOW Voltage                          | V <sub>CC</sub> = Min., I <sub>OL</sub> = 0.1 r                                              | тA      |      |                            | 0.4                     |                         |                            | 0.2                     | V    |
| V <sub>IH</sub>  | Input HIGH Voltage                          |                                                                                              |         | 2    |                            | V <sub>CC</sub><br>+0.5 | 0.7*<br>V <sub>CC</sub> |                            | V <sub>CC</sub><br>+0.3 | V    |
| V <sub>IL</sub>  | Input LOW Voltage                           |                                                                                              |         | -0.5 |                            | 0.8                     | -0.5                    |                            | 0.3*<br>V <sub>CC</sub> | V    |
| I <sub>IX</sub>  | Input Load Current                          | $GND \le V_I \le V_{CC}$                                                                     |         | -1   | ±1                         | +1                      | -1                      | ±0.1                       | +1                      | μA   |
| I <sub>OZ</sub>  | Output Leakage Current                      | $GND \le V_O \le V_{CC}$ , Output Disabled                                                   |         | -1   | ±1                         | +1                      | -1                      | ±0.1                       | +1                      | μΑ   |
| I <sub>CC</sub>  | V <sub>CC</sub> Operating Supply<br>Current | $V_{CC} = Max.,$<br>$I_{OUT} = 0 mA,$<br>$f = f_{MAX} = 1/t_{RC}$                            | L<br>LL |      | 15                         | 20                      |                         | 10                         | 15                      | mA   |
| I <sub>SB1</sub> | Automatic CE<br>Power-Down Current—         | Max. $V_{CC}$ , $\overline{CE} \ge V_{IH}$ ,<br>$V_{IN} \ge V_{IH}$ or                       | L       |      | 15                         | 300                     |                         | 5                          | 100                     | μA   |
|                  | TTL Inputs                                  | $V_{IN} \ge V_{IL}$ , $f = f_{MAX}$                                                          | LL      |      |                            |                         |                         |                            |                         |      |
| I <sub>SB2</sub> | Automatic CE                                | <u>Ma</u> x. V <sub>CC</sub> ,                                                               | L       |      | 0.4                        | 50                      |                         | 0.4                        | 30                      | μΑ   |
|                  | Power-Down Current—<br>CMOS Inputs          | $ \overline{CE} \ge V_{CC} - 0.3V \\ V_{IN} \ge V_{CC} - 0.3V \\ or V_{IN} \le 0.3V, f = 0 $ | LL      |      |                            | 12                      |                         |                            | 10                      | μA   |
|                  |                                             | Indust'l Temp Range                                                                          | LL      |      |                            | 24                      |                         |                            | 20                      | μΑ   |

# Capacitance<sup>[3]</sup>

| Parameter        | Description        | Test Conditions                         | Max. | Unit |
|------------------|--------------------|-----------------------------------------|------|------|
| C <sub>IN</sub>  | Input Capacitance  | $T_A = 25^{\circ}C, f = 1 \text{ MHz},$ | 6    | pF   |
| C <sub>OUT</sub> | Output Capacitance | $V_{CC} = 3.0V$                         | 8    | pF   |

Note:

3. Tested initially and after any design or process changes that may affect these parameters.



# AC Test Loads and Waveforms





| Parameters      | 3.3V  | 2.5V  | 1.8V  | Unit  |
|-----------------|-------|-------|-------|-------|
| R1              | 1213  | 15909 | 10800 | Ohms  |
| R2              | 1378  | 4487  | 4154  | Ohms  |
| R <sub>TH</sub> | 645   | 3500  | 3000  | Ohms  |
| V <sub>TH</sub> | 1.75V | 0.55V | 0.50V | Volts |

#### Data Retention Characteristics (Over the Operating Range)

| Parameter                       | Descriptio                  | Conditions <sup>[4]</sup> | Min.      | <b>Typ.</b> <sup>[2]</sup>                                                                                                                          | Max.            | Unit |    |    |
|---------------------------------|-----------------------------|---------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------|-----------------|------|----|----|
| V <sub>DR</sub>                 | $V_{CC}$ for Data Retention |                           |           |                                                                                                                                                     | 1.6             |      |    | V  |
| I <sub>CCDR</sub>               | Data Retention Current      | Com'l                     | L         | $\frac{V_{CC}}{2\pi} = 2V$                                                                                                                          |                 | 0.4  | 10 | μΑ |
|                                 |                             |                           | LL,<br>XL | $\begin{array}{l} \frac{V_{CC}}{CE} = 2V\\ \overline{CE} \geq V_{CC} - 0.3V,\\ V_{IN} \geq V_{CC} - 0.3V \text{ or}\\ V_{IN} \leq 0.3V \end{array}$ |                 |      | 10 | μA |
|                                 |                             | Ind'l                     | L         | No input may exceed                                                                                                                                 |                 |      | 20 | μA |
|                                 |                             |                           | LL        | V <sub>CC</sub> +0.3V                                                                                                                               |                 |      | 20 | μA |
| t <sub>CDR</sub> <sup>[3]</sup> | Chip Deselect to Data Re    | īme                       |           | 0                                                                                                                                                   |                 |      | ns |    |
| t <sub>R</sub>                  | Operation Recovery Time     | 1                         |           |                                                                                                                                                     | t <sub>RC</sub> |      |    | ns |

#### **Data Retention Waveform**



#### Note:

4. No input may exceed V<sub>CC</sub>+0.3V.



#### Data Retention Current Graph (for "L" version only)



### Switching Characteristics Over the Operating Range<sup>[5]</sup>

|                               |                                     | 6212 | 8V-55 | 6212 | 8V-70 | 62128 | V25-100 | 62128 | <b>V18-200</b> |      |
|-------------------------------|-------------------------------------|------|-------|------|-------|-------|---------|-------|----------------|------|
| Parameter                     | Description                         | Min. | Max.  | Min. | Max.  | Min.  | Max.    | Min.  | Max.           | Unit |
| READ CYCLE                    | •                                   |      |       |      |       |       |         |       | •              |      |
| t <sub>RC</sub>               | Read Cycle Time                     | 55   |       | 70   |       | 100   |         | 200   |                | ns   |
| t <sub>AA</sub>               | Address to Data Valid               |      | 55    |      | 70    |       | 100     |       | 200            | ns   |
| t <sub>OHA</sub>              | Data Hold from Address Change       | 5    |       | 10   |       | 10    |         | 10    |                | ns   |
| t <sub>ACE</sub>              | CE LOW to Data Valid                |      | 55    |      | 70    |       | 100     |       | 200            | ns   |
| t <sub>DOE</sub>              | OE LOW to Data Valid                |      | 20    |      | 35    |       | 75      |       | 125            | ns   |
| t <sub>LZOE</sub>             | OE LOW to Low Z <sup>[6]</sup>      | 10   |       | 10   |       | 10    |         | 10    |                | ns   |
| t <sub>HZOE</sub>             | OE HIGH to High Z <sup>[6, 7]</sup> |      | 20    |      | 25    |       | 50      |       | 75             | ns   |
| t <sub>LZCE</sub>             | CE LOW to Low Z <sup>[6]</sup>      | 10   |       | 10   |       | 10    |         | 10    |                | ns   |
| t <sub>HZCE</sub>             | CE HIGH to High Z <sup>[6, 7]</sup> |      | 20    |      | 25    |       | 50      |       | 75             | ns   |
| t <sub>PU</sub>               | CE LOW to Power-Up                  | 0    |       | 0    |       | 0     |         | 0     |                | ns   |
| t <sub>PD</sub>               | CE HIGH to Power-Down               |      | 55    |      | 70    |       | 100     |       | 200            | ns   |
| WRITE CYCLE <sup>[8, 9]</sup> | •                                   |      | •     |      | •     |       |         |       |                |      |
| t <sub>WC</sub>               | Write Cycle Time                    | 55   |       | 70   |       | 100   |         | 200   |                | ns   |
| t <sub>SCE</sub>              | CE LOW to Write End                 | 45   |       | 60   |       | 100   |         | 190   |                | ns   |
| t <sub>AW</sub>               | Address Set-Up to Write End         | 45   |       | 60   |       | 100   |         | 190   |                | ns   |
| t <sub>HA</sub>               | Address Hold from Write End         | 0    |       | 0    |       | 0     |         | 0     |                | ns   |
| t <sub>SA</sub>               | Address Set-Up to Write Start       | 0    |       | 0    |       | 0     |         | 0     |                | ns   |
| t <sub>PWE</sub>              | WE Pulse Width                      | 45   |       | 55   |       | 90    |         | 125   |                | ns   |
| t <sub>SD</sub>               | Data Set-Up to Write End            | 25   |       | 30   |       | 60    |         | 100   |                | ns   |
| t <sub>HD</sub>               | Data Hold from Write End            | 0    |       | 0    |       | 0     |         | 0     |                | ns   |
| t <sub>HZWE</sub>             | WE LOW to High Z <sup>[6, 7]</sup>  |      | 20    |      | 25    |       | 50      |       | 100            | ns   |
| t <sub>LZWE</sub>             | WE HIGH to Low Z <sup>[6]</sup>     | 5    |       | 5    |       | 10    |         | 15    |                | ns   |

5.

6. 7. 8.

Test conditions assume signal transition time of 5 ns or less timing reference levels of 1.5V, input pulse levels of 0 to 3.0V, and output loading of the specified  $I_{01}I_{0H}$  and 100-pF load capacitance. At any given temperature and voltage condition,  $t_{HZCE}$  is less than  $t_{LZCE}$ ,  $t_{HZOE}$  is less than  $t_{LZOE}$ , and  $t_{HZWE}$  is less than  $t_{LZWE}$  for any given device.  $t_{HZOE}$ ,  $t_{HZCE}$ , and  $t_{HZWE}$  are specified with  $C_{L} = 5$  pF as in part (b) of AC Test Loads. Transition is measured  $\pm 200$  mV from steady-state voltage. The internal write time of the memory is defined by the overlap of CE<sub>1</sub> LOW, CE<sub>2</sub> HIGH, and WE LOW. CE<sub>1</sub> and WE signals must be LOW and CE<sub>2</sub> HIGH to initiate a write and either signal can terminate a write by going HIGH. The data input set-up and hold timing should be referenced to the rising edge of the signal that terminates the write. The minimum write cycle time for write cycle #3 (WE controlled, OE LOW) is the sum of  $t_{HZWE}$  and  $t_{SD}$ . 9.



CY62128V Family

### **Switching Waveforms**

**Read Cycle No. 1**<sup>[10, 11]</sup>



### Read Cycle No. 2 (OE Controlled)<sup>[11, 12]</sup>



Write Cycle No. 1 ( $\overline{CE}_1$  or  $CE_2$  Controlled)<sup>[13,14]</sup>



#### Notes:

<sup>10.</sup> Device is continuously selected.  $\overline{OE}$ ,  $\overline{CE} = V_{IL}$ ,  $CE_2=V_{IH}$ .

Device is continuously selected. CL, CL = VIL, CL<sub>2</sub>=VIH.
WE is HIGH for read cycle.
Address valid prior to or coincident with CE<sub>1</sub> transition LOW and CE<sub>2</sub> transition HIGH.
Data I/O is high impedance if OE = VIH.
If CE<sub>1</sub> goes HIGH or CE<sub>2</sub> goes LOW simultaneously with WE HIGH, the output remains in a high-impedance state.



# Switching Waveforms (continued)

# Write Cycle No. 2 ( $\overline{\text{WE}}$ Controlled, $\overline{\text{OE}}$ HIGH During Write)<sup>[13, 14]</sup>



#### **Truth Table**

| CE <sub>1</sub> | CE <sub>2</sub> | OE | WE | 1/0 <sub>0</sub> -1/0 <sub>7</sub> | Mode                       | Power                      |  |
|-----------------|-----------------|----|----|------------------------------------|----------------------------|----------------------------|--|
| Н               | Х               | Х  | Х  | High Z                             | Power-Down                 | Standby (I <sub>SB</sub> ) |  |
| Х               | L               | Х  | Х  | High Z                             | Power-Down                 | Standby (I <sub>SB</sub> ) |  |
| L               | Н               | L  | Н  | Data Out                           | Read                       | Active (I <sub>CC</sub> )  |  |
| L               | Н               | Х  | L  | Data In                            | Write                      | Active (I <sub>CC</sub> )  |  |
| L               | Н               | Н  | Н  | High Z                             | Selected, Outputs Disabled | Active (I <sub>CC</sub> )  |  |

Note:

15. During this period, the I/Os are in output state and input signals should not be applied.



# **Ordering Information**

| Speed<br>(ns) | Ordering Code       | Package<br>Name | Package Type                | Operating<br>Range |
|---------------|---------------------|-----------------|-----------------------------|--------------------|
| 55            | CY62128VLL-55ZAI    | ZA32            | 32-Lead STSOP Type 1        | Industrial         |
| 70            | CY62128VL-70SC      | S34             | 32-Lead 450-Mil SOIC        | Commercial         |
|               | CY62128VLL-70SC     |                 |                             |                    |
|               | CY62128VL-70ZC      | Z32             | 32-Lead TSOP Type 1         |                    |
|               | CY62128VLL-70ZC     |                 |                             |                    |
|               | CY62128VL-70ZAC     | ZA32            | 32-Lead STSOP Type 1        |                    |
|               | CY62128VLL-70ZAC    | _               |                             |                    |
|               | CY62128VLL-70ZRC    | ZR32            | 32-Lead Reverse TSOP Type 1 |                    |
|               | CY62128VLL-70SI     | S34             | 32-Lead 450-Mil SOIC        | Industrial         |
|               | CY62128VL-70ZI      | Z32             | 32-Lead TSOP Type 1         |                    |
|               | CY62128VLL-70ZI     |                 |                             |                    |
|               | CY62128VL-70ZAI     | ZA32            | 32-Lead STSOP Type 1        |                    |
|               | CY62128VLL-70ZAI    | _               |                             |                    |
|               | CY62128VLL-70ZRI    | ZR32            | 32-Lead Reverse TSOP Type 1 |                    |
| 200           | CY62128V18L-200ZC   | Z32             | 32-Lead TSOP Type 1         | Commercial         |
|               | CY62128V18L-200ZAI  | ZA32            | 32-Lead STSOP Type 1        | Industrial         |
|               | CY62128V18LL-200ZAI | 1               |                             |                    |
|               |                     |                 | 1                           |                    |

\_\_\_\_\_

Document #: 38-00547-\*C









32-Lead Thin Small Outline Package Z32







#### 32-Lead Shrunk Thin Small Outline Package ZA32



51-85094-C





32-Lead Reverse Thin Small Outline Package ZR32

© Cypress Semiconductor Corporation, 2001. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress Semiconductor product. Nor does it convey or imply any license under patent or other rights. Cypress Semiconductor does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress Semiconductor products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress Semiconductor against all charges.