Document Number: MC100ES6017 Rev 2, 09/2005 # 3.3 V ECL/PECL Quad Differential Receiver The MC100ES6017 is a 3.3 V ECL/PECL quad differential receiver. Under open input conditions, the $\overline{D}$ input will be biased at $V_{CC}/2$ and the D input will be pulled down to $V_{EE}$ . This operation will force the Q output LOW and ensure stability. For single-ended input conditions, the unused differential input is connected to $V_{BB}$ as a switching reference voltage. $V_{BB}$ may also rebias AC coupled inputs. When used, decouple $V_{BB}$ and $V_{CC}$ via a 0.01 $\mu F$ capacitor and limit current sourcing or sinking to 0.5 mA. When not used, $V_{BB}$ should be left open. #### **Features** - · High bandwidth output transitions - LVPECL operating range: V<sub>CC</sub> = 3.0 V to 3.6 V - Internal input pulldown resistors on D inputs, pullup and pulldown resistors on D inputs - · 20 lead SOIC package - Ambient temperature range -40°C to +85°C - 20-lead Pb-free package available ### MC100ES6017 ## ECL/PECL QUAD DIFFERENTIAL RECEIVER DW SUFFIX 20-LEAD SOIC PACKAGE CASE 751D-07 EG SUFFIX 20-LEAD SOIC PACKAGE Pb-FREE PACKAGE CASE 751D-07 | ORDERING INFORMATION | | | | | | |----------------------|-----------------|--|--|--|--| | Device Package | | | | | | | MC100ES6017DW | SO-20 | | | | | | MC100ES6017DWR2 | SO-20 | | | | | | MC100ES6017EG | SO-20 (Pb-Free) | | | | | | MC100ES6017EGR2 | SO-20 (Pb-Free) | | | | | | PIN DESCRIPTION | | | | | | | |-----------------|-------------------------------|--|--|--|--|--| | Pin Function | | | | | | | | Dn, Dn | ECL Differential Data Inputs | | | | | | | Qn, Qn | ECL Differential Data Outputs | | | | | | | $V_{BB}$ | Reference Voltage Output | | | | | | | V <sub>CC</sub> | Positive Supply | | | | | | | V <sub>EE</sub> | Negative Supply | | | | | | **Table 1. General Specifications** | Characteristi | Value | | |-----------------------------------------------------------------------|--------------------|---------------------------------| | Internal Input Pulldown Resistor | 75 kΩ | | | Internal Input Pullup Resistor | 75 kΩ | | | ESD Protection Human Body Model Machine Model Charged Device Model | | > 2000 V<br>> 200 V<br>> 1500 V | | $\theta_{JA}$ Thermal Resistance (Junction to Ambient) | 90 °C/W<br>60 °C/W | | | Meets or exceeds JEDEC Spec EIA/JESD78 IC Latchup T | est | | Table 2. Absolute Maximum Ratings<sup>(1)</sup> | Symbol | Parameter | Conditions | Rating | Unit | |---------------------|-----------------------------|------------------------------------------------------|------------------------------------------------|----------| | V <sub>SUPPLY</sub> | Power Supply Voltage | difference between V <sub>CC</sub> & V <sub>EE</sub> | 3.9 | V | | V <sub>IN</sub> | Input Voltage | $V_{CC} - V_{EE} \le 3.6 \text{ V}$ | V <sub>CC</sub> + 0.3<br>V <sub>EE</sub> - 0.3 | V<br>V | | I <sub>OUT</sub> | Output Current | Continuous<br>Surge | 50<br>100 | mA<br>mA | | I <sub>BB</sub> | V <sub>BB</sub> Sink/Source | | ± 0.5 | mA | | TA | Operating Temp Range | | -40 to +85 | °C | | T <sub>STG</sub> | Storage Temp Range | | -65 to +150 | °C | <sup>1.</sup> Absolute maximum continuous ratings are those maximum values beyond which damage to the device may occur. Exposure to these conditions or conditions beyond those indicated may adversely affect device reliability. Functional operation at absolute-maximum-rated conditions is not implied. Table 3. DC Characteristics ( $V_{CC}$ = 3.0 to 3.6 V; $V_{EE}$ = 0 V or $V_{CC}$ = 0 V; $V_{EE}$ = -3.6 to -3.0 V) | | | -40°C | | | | | | | |--------------------------------|-----------------------------------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|------------------------|--------------------------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Unit | | I <sub>EE</sub> | Power Supply Current | | 20 | 31 | | 28 | 35 | mA | | V <sub>OH</sub> <sup>(1)</sup> | Output HIGH Voltage | V <sub>CC</sub> - 1150 | V <sub>CC</sub> - 1020 | V <sub>CC</sub> - 800 | V <sub>CC</sub> - 1200 | V <sub>CC</sub> - 970 | V <sub>CC</sub> - 750 | mV | | V <sub>OL</sub> <sup>(1)</sup> | Output LOW Voltage | V <sub>CC</sub> - 1950 | V <sub>CC</sub> - 1620 | V <sub>CC</sub> - 1250 | V <sub>CC</sub> - 2000 | V <sub>CC</sub> - 1680 | V <sub>CC</sub> - 1300 | mV | | V <sub>IH</sub> | Input HIGH Voltage | V <sub>CC</sub> - 1165 | | V <sub>CC</sub> - 880 | V <sub>CC</sub> - 1165 | | V <sub>CC</sub> - 880 | mV | | V <sub>IL</sub> | Input LOW Voltage | V <sub>CC</sub> - 1810 | | V <sub>CC</sub> - 1475 | V <sub>CC</sub> - 1810 | | V <sub>CC</sub> - 1475 | mV | | V <sub>BB</sub> <sup>(2)</sup> | Output Voltage Reference (I <sub>BB</sub> = 0.5 mA) | V <sub>CC</sub> - 1440 | | V <sub>CC</sub> - 1235 | V <sub>CC</sub> - 1440 | | V <sub>CC</sub> - 1235 | mV | | V <sub>PP</sub> | Differential Input Votage | 0.12 | | 1.3 | 0.12 | | 1.3 | V | | V <sub>CMR</sub> | Differential Cross Point Voltage | V <sub>EE</sub> + 1.3 | | V <sub>CC</sub> - 0.9 | V <sub>EE</sub> + 1.3 | | V <sub>CC</sub> - 0.9 | V | | I <sub>IH</sub> | Input HIGH Current | | | 150 | | | 150 | μΑ | | I <sub>IL</sub> | Input LOW Current Dn Dn | 0.5<br>-300 | | | 0.5<br>-300 | | | μ <b>Α</b><br>μ <b>Α</b> | <sup>1.</sup> Outputs are terminated through a $50\Omega$ resistor to $\mbox{V}_{\mbox{CC}}\mbox{-2}$ volts. <sup>2.</sup> Input swing is centered around $V_{BB}$ . Table 4. AC Characteristics ( $V_{CC}$ = 3.0 to 3.6 V; $V_{EE}$ = 0 V or $V_{CC}$ = 0 V; $V_{EE}$ = -3.6 to -3.0 V) | | | | -40°C | | | 25°C | | | 85°C | | | |----------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------------|-------|-----------------|------------|------|-----------------|------------|------|-----------------|------| | Symbol | Characteristic | Min | Тур | Max | Min | Тур | Max | Min | Тур | Max | Unit | | f <sub>max</sub> | Maximum Toggle Frequency | | 1.75 | | | 1.75 | | | 1.75 | | GHz | | t <sub>PLH</sub> ,<br>t <sub>PHL</sub> | Propagation Delay to Output Diff S.E. <sup>(1)</sup> | 310<br>225 | | 510<br>595 | 310<br>225 | | 510<br>595 | 310<br>225 | | 510<br>595 | ps | | t <sub>SKEW</sub> | Data Path Skew <sup>(2)</sup> (differential) Part-to-Part Skew <sup>(2)</sup> (differential) Pulse Width Skew <sup>(2)</sup> (3) (differential) | | | 50<br>200<br>50 | | | 50<br>200<br>50 | | | 50<br>200<br>50 | ps | | t <sub>JITTER</sub> | Cycle to Cycle Jitter | | | 1 | | | 1 | | | 1 | ps | | V <sub>PP</sub> <sup>(4)</sup> | Input Swing | 150 | | 1000 | 150 | | 1000 | 150 | | 1000 | mV | | $t_r / t_f$ | Output Rise/Fall Times (20% - 80%) | 50 | | 250 | 50 | | 250 | 50 | | 250 | ps | - 1. Single-ended input propagation delay requires $t_r$ and $t_f \leq 350$ ps to meet specified propagation delay. Device will function with larger $t_r$ and t<sub>f</sub> values. - 2. Skews are valid across specified voltage range, part-to-part skew is for a given temperature and frequency - Pulse width skew is the difference between a t<sub>PLH</sub> and t<sub>PHL</sub> propagation delay through a device. V<sub>PP</sub> (min) is minimum input swing for which AC parameters guaranteed. The device has a DC gain of approximately 40. #### **PACKAGE DIMENSIONS** | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE | PRINT VERSION NO | OT TO SCALE | |------------------------------------------------------|-----------|--------------|------------------|-------------| | TITLE: | 07 017011 | DOCUMENT NO | ): 98ASB42343B | REV: J | | 20LD SOIC W/B, 1.27 PITCH<br>CASE-OUTLINE | | CASE NUMBER | 2: 751D-07 | 23 MAR 2005 | | CNSE OUTET | INL | STANDARD: JE | DEC MS-013AC | | PAGE 1 OF 2 #### CASE 751D-07 ISSUE J 20-LEAD SOIC PACKAGE #### PACKAGE DIMENSIONS #### NOTES: - 1. DIMENSIONS ARE IN MILLIMETERS. - 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994. - 3. DATUMS A AND B TO BE DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY. - THIS DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS. MOLD FLASH, PROTRUSION OR GATE BURRS SHALL NOT EXCEED 0.15 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY. - THIS DIMENSION DOES NOT INCLUDE INTER-LEAD FLASH OR PROTRUSIONS. INTER-LEAD FLASH AND PROTRUSIONS SHALL NOT EXCEED 0.25 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY. - THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.62 mm. | © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE | PRINT VERSION NO | OT TO SCALE | |------------------------------------------------------|-----------|--------------|------------------|-------------| | TITLE: 20LD SOIC W/B, 1.27 PITCH, CASE OUTLINE | | DOCUMENT NO | ): 98ASB42343B | REV: J | | | | CASE NUMBER | R: 751D−07 | 23 MAR 2005 | | | | STANDARD: JE | IDEC MS-013AC | | PAGE 2 OF 2 CASE 751D-07 ISSUE J 20-LEAD SOIC PACKAGE MC100ES6017 #### How to Reach Us: Home Page: www.freescale.com E-mail: support@freescale.com #### **USA/Europe or Locations Not Listed:** Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com Japan: Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com #### Asia/Pacific: Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street Tai Po Industrial Estate Tai Po, N.T., Hong Kong +800 2666 8080 support.asia@freescale.com For Literature Requests Only: Freescale Semiconductor Literature Distribution Center P.O. Box 5405 Denver, Colorado 80217 1-800-441-2447 or 303-675-2140 Fax: 303-675-2150 LDCForFreescaleSemiconductor@hibbertgroup.com Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document. Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part. Freescale ™ and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners. © Freescale Semiconductor, Inc. 2005. All rights reserved.