

# 2ED21091S06F 650 V half bridge gate driver with integrated bootstrap diode

#### Features

- Unique Infineon Thin-Film-Silicon On Insulator (SOI)-technology
- Negative VS transient immunity of 100 V
- Floating channel designed for bootstrap operation
- Operating voltages (VS node) upto + 650 V
- Maximum bootstrap voltage (VB node) of + 675 V
- Integrated ultra-fast, low resistance bootstrap diode
- Logic operational up to –11 V on VS Pin
- Negative voltage tolerance on inputs of –5 V
- Independent under voltage lockout for both channels
- Schmitt trigger inputs with hysteresis
- 3.3 V, 5 V and 15 V input logic compatible
- Maximum supply voltage of 25 V
- Interlocking function with internal 540 ns dead time and programmable up to 2.7 us with external resistor
- The dual function DT/SD input turns off both channels
- RoHS compliant

## **Potential applications**

Driving IGBTs, enhancement mode N-Channel MOSFETs in various power electronic applications. Typical Infineon recommendations are as below:

- Motor drives, general purpose inverters having TRENCHSTOP™ IGBT6 or 600 V EasyPACK™ modules or its equivalent power stages
- Refrigeration compressors, induction cookers, other major home appliances having RCD series IGBTs or TRENCHSTOP™ family IGBTs or their equivalent power stages
- Battery operated small home appliances such as power tools, vaccum cleaners using low voltage OptiMOS™ MOSFETs or their equivalent power stages
- Totem pole, half-bridge and full-bridge converters in offline AC-DC power supplies for industrial SMPS having high voltage CoolMOS<sup>™</sup> super junction MOSFETs or TRENCHSTOP<sup>™</sup> H3 and WR5 IGBT series or their equivalent
- High power LED and HID lighting having CoolMOS<sup>™</sup> super junction MOSFETs
- Electric vehicle (EV) charging stations and battery management systems
- Driving 650 V SiC MOSFETs in above applications

#### **Product validation**

Qualified for industrial applications according to the relevant tests of JEDEC47/20/22

## **Ordering information**

| Base part number Package type |              | Standar       | rd pack | Orderable part number |  |
|-------------------------------|--------------|---------------|---------|-----------------------|--|
| base part number              | rackage type | Form Quantity |         |                       |  |
| 2ED21091S06F                  | DSO - 8      | Tape and Reel | 2500    | 2ED21091S06FXUMA1     |  |

#### **Product summary**

$$\begin{split} V_{S_{OFFSET}} &= 650 \text{ V max.} \\ I_{o+pk} / I_{o-pk} (typ.) &= + 0.29 \text{ A} / - 0.7 \text{ A} \\ V_{CC} &= 10 \text{ V to } 20 \text{ V} \\ \text{Internal deadtime} &= 540 \text{ ns typ.} \\ t_{ON} / t_{OFF} (typ.) &= 740 \text{ ns} / 200 \text{ ns} \end{split}$$

#### **Packages**



DSO-8



#### Description

The 2ED21091S06F is a high voltage, high speed power MOSFET and IGBT driver with independent high and low side referenced output channels. Based on Infineon's SOI-technology there is an excellent ruggedness and noise immunity with capability to maintain operational logic at negative voltages of up to - 11 V on VS pin ( $V_{cc}$  = 15 V) on transient voltages. There are not any parasitic thyristor structures present in the device, hence no parasitic latch up may occur at all temperature and voltage conditions. The logic input is compatible with standard CMOS or LSTTL output, down to 3.3 V logic. The output drivers feature a high pulse current buffer stage designed for minimum driver cross-conduction. The floating channel can be used to drive an N-channel power MOSFET, SiC MOSFET or IGBT in the high side configuration, which operate up to 650 V.



Figure 1 Typical application block diagram

# Summary of feature comparison of the 2ED210x family:

#### Table 1

| Part No.     | Input<br>logic  | Cross<br>conduction<br>prevention<br>logic | Deadtime                         | Ground pins | ton/toff           | Package  |
|--------------|-----------------|--------------------------------------------|----------------------------------|-------------|--------------------|----------|
| 2ED2106S06F  |                 | No                                         | None                             | СОМ         |                    | DSO - 8  |
| 2ED21064S06J | HIN, LIN        | No                                         | None                             | VSS / COM   | 200 pc /           | DSO - 14 |
| 2ED2108S06F  |                 |                                            | Internal 540 ns                  | СОМ         | 200 ns /<br>200 ns | DSO - 8  |
| 2ED21084S06J | HIN, <u>LIN</u> | Yes                                        | Programmable<br>540 ns - 5000 ns | VSS / COM   | 200110             | DSO - 14 |
| 2ED2109S06F  |                 |                                            | Internal 540 ns                  | СОМ         |                    | DSO - 8  |
| 2ED21094S06J | IN, <u>SD</u>   | Yes                                        | Programmable<br>540 ns - 5000 ns | VSS / COM   | 740 ns /<br>200 ns | DSO - 14 |
| 2ED21091S06F | IN, DT/SD       | Yes                                        | Programmable<br>540 ns - 2700 ns | сом         | 200113             | DSO – 8  |



# **1** Table of contents

| Featu | ires Product summary                                                                    | 1  |
|-------|-----------------------------------------------------------------------------------------|----|
| Poter | ntial applications                                                                      | 1  |
| Produ | uct validation                                                                          | 1  |
| Order | ring information                                                                        | 1  |
|       | iption                                                                                  |    |
| Sumr  | nary of feature comparison of the 2ED210x family:                                       | 2  |
| 1     | Table of contents                                                                       | 3  |
| 2     | Block diagram                                                                           | 4  |
| 3     | Pin configuration and functionality                                                     | 5  |
| 3.1   | Pin configuration                                                                       | 5  |
| 3.2   | Pin functionality                                                                       | 5  |
| 4     | Electrical parameters                                                                   | 6  |
| 4.1   | Absolute maximum ratings                                                                | 6  |
| 4.2   | Recommended operating conditions                                                        | 6  |
| 4.3   | Static electrical characteristics                                                       | 7  |
| 4.4   | Dynamic electrical characteristics                                                      | 8  |
| 5     | Application information and additional details                                          | 9  |
| 5.1   | IGBT / MOSFET gate drive                                                                | 9  |
| 5.2   | Switching and timing relationships                                                      | 9  |
| 5.3   | Deadtime                                                                                | 10 |
| 5.4   | Matched propagation delays                                                              | 11 |
| 5.5   | Shutdown input                                                                          | 12 |
| 5.6   | Input logic compatibility                                                               |    |
| 5.7   | Undervoltage lockout                                                                    |    |
| 5.8   | Bootstrap diode                                                                         |    |
| 5.9   | Calculating the bootstrap capacitance $C_{BS}$                                          |    |
| 5.10  | Tolerant to negative tranisents on input pins                                           |    |
| 5.11  | Negative voltage transient tolerance of VS pin                                          |    |
| 5.12  | NTSOA – Negative Transient Safe Operating Area                                          |    |
| 5.13  | Higher headroom for input to output signal transmission with logic operation upto -11 V |    |
| 5.14  | Maximum switching frequency                                                             |    |
| 5.15  | PCB layout tips                                                                         |    |
| 6     | Qualification information                                                               |    |
| 7     | Related products                                                                        | 21 |
| 8     | Package details                                                                         | 22 |
| 9     | Part marking information                                                                | 23 |
| 10    | Additional documentation and resources                                                  | 24 |
| 10.1  | Infineon online forum resources                                                         | 24 |
| 11    | Revision history                                                                        | 25 |



# 2 Block diagram







# **3** Pin configuration and functionality

#### 3.1 Pin configuration



Figure 3 2ED2109S06F pin assignments (top view)

## **3.2** Pin functionality

#### Table 2

| Symbol | Description                                                                                                                                  |
|--------|----------------------------------------------------------------------------------------------------------------------------------------------|
| VCC    | Low-side and logic supply voltage                                                                                                            |
| IN     | Logic input for high-side and low-side gate driver output (HO and LO), in phase with HO. Schmitt trigger input with hysteresis and pull down |
| DT/SD  | Logic input for shut down (out of phase) and programmable dead time pin                                                                      |
| СОМ    | Low-side gate drive return                                                                                                                   |
| LO     | Low-side driver output                                                                                                                       |
| VS     | High voltage floating supply return                                                                                                          |
| НО     | High-side driver output                                                                                                                      |
| VB     | High-side gate drive floating supply                                                                                                         |



# 4 Electrical parameters

#### 4.1 Absolute maximum ratings

Absolute maximum ratings indicate sustained limits beyond which damage to the device may occur. All voltage parameters are absolute voltages referenced to COM unless otherwise stated in the table. The thermal resistance and power dissipation ratings are measured under board mounted and still air conditions.

| Symbol             | Definition                                        | Min.             | Max.                  | Units                 |      |
|--------------------|---------------------------------------------------|------------------|-----------------------|-----------------------|------|
| V <sub>B</sub>     | High-side floating well supply voltage Note 1     |                  | V <sub>cc</sub> – 5   | 675                   |      |
| Vs                 | High-side floating well supply return volta       | ge               | $V_{CC} - V_{BS} - 5$ | 650                   |      |
| V <sub>HO</sub>    | Floating gate drive output voltage                |                  | Vs - 0.5              | V <sub>B</sub> +0.5   |      |
| $V_{\text{BS}}$    | Floating gate drive voltage supply voltage        |                  | -1                    | 25                    | V    |
| Vcc                | Low side supply voltage                           |                  | -1                    | 25                    | V    |
| VLO                | Low-side output voltage                           |                  | - 0.5                 | V <sub>cc</sub> +0.5  |      |
| V <sub>IN</sub>    | Logic input voltage                               |                  | - 5                   | V <sub>cc</sub> + 0.5 |      |
| V <sub>DT/SD</sub> | Programmable dead time pin voltage                |                  | - 0.5                 | 4                     |      |
| dVs/dt             | Allowable Vs offset supply transient relative     | ve to COM        | —                     | 50                    | V/ns |
| PD                 | Package power dissipation @ T <sub>A</sub> ≤+25°C | 8 - Lead DSO - 8 | —                     | 0.625                 | W    |
| Rth <sub>JA</sub>  | Thermal resistance, junction to ambient           | 8 - Lead DSO - 8 | —                     | 200                   | °C/W |
| ТJ                 | Junction temperature                              |                  | —                     | 150                   |      |
| Ts                 | Storage temperature                               |                  | - 55                  | 150                   | °C   |
| T∟                 | Lead temperature (soldering, 10 seconds)          |                  | _                     | 300                   |      |

Note 1: In case  $V_{CC} > V_B$  there is an additional power dissipation in the internal bootstrap diode between pins  $V_{CC}$  and  $V_B$  in case of activated bootstrap diode.

#### 4.2 Recommended operating conditions

For proper operation, the device should be used within the recommended conditions. All voltage parameters are absolute voltages referenced to COM unless otherwise stated in the table. The offset rating is tested with supplies of  $(V_{CC} - COM) = (V_B - V_S) = 15 \text{ V}.$ 

| Symbol             | Definition                                           | Min                   | Мах                | Units |
|--------------------|------------------------------------------------------|-----------------------|--------------------|-------|
| V <sub>B</sub>     | Bootstrap voltage                                    | V <sub>s</sub> + 10   | V <sub>s</sub> +20 |       |
| $V_{\text{BS}}$    | High-side floating well supply voltage               | 10                    | 20                 |       |
| Vs                 | High-side floating well supply offset voltage Note 2 | $V_{CC} - V_{BS} - 1$ | 650                |       |
| V <sub>HO</sub>    | Floating gate drive output voltage                   | Vs                    | VB                 | v     |
| $V_{cc}$           | Low-side supply voltage                              | 10                    | 20                 | v     |
| $V_{LO}$           | Low-side output voltage                              | СОМ                   | V <sub>cc</sub>    |       |
| V <sub>IN</sub>    | Logic input voltage                                  | - 4                   | 5                  |       |
| $V_{\text{DT/SD}}$ | Programmable dead time pin voltage                   | -0.5                  | 4                  |       |
| R <sub>dt</sub>    | Programmable dead time resistor                      | 12                    | 150                | kΩ    |
| T <sub>A</sub>     | Ambient temperature                                  | - 40                  | 125                | °C    |

Table 4 Recommended operating conditions

Note 2: Logic operation for  $V_{\text{S}}$  of – 11 V to +650 V.



#### 4.3 Static electrical characteristics

 $(V_{cc} - COM) = (V_B - V_S) = 15 V$ , and  $T_A = 25 °C$  unless otherwise specified. The  $V_{IL}$ ,  $V_{IH}$  and  $I_{IN}$  parameters are referenced to Vss / COM and are applicable to the respective input leads: IN and DT/SD. The  $V_o$  and  $I_o$  parameters are referenced to  $V_S$  / COM and are applicable to the respective output leads HO or LO. The  $V_{ccuv}$  parameters are referenced to COM. The  $V_{BSUV}$  parameters are referenced to  $V_S$ .

| Symbol              | Definition                                                             | Min. | Тур. | Max.  | Units | <b>Test Conditions</b>         |
|---------------------|------------------------------------------------------------------------|------|------|-------|-------|--------------------------------|
| V <sub>BSUV</sub> + | V <sub>BS</sub> supply undervoltage positive going threshold           | 7.6  | 8.2  | 8.9   |       |                                |
| V <sub>BSUV</sub> - | V <sub>BS</sub> supply undervoltage negative going threshold           | 6.7  | 7.2  | 8.1   |       |                                |
| $V_{\text{BSUVHY}}$ | V <sub>BS</sub> supply undervoltage hysteresis                         |      | 1.0  |       | V     |                                |
| $V_{CCUV^+}$        | V <sub>cc</sub> supply undervoltage positive going threshold           | 8.4  | 9.1  | 9.8   |       |                                |
| V <sub>ccuv-</sub>  | V <sub>cc</sub> supply undervoltage negative going threshold           | 7.5  | 8.2  | 8.9   |       |                                |
| V <sub>CCUVHY</sub> | V <sub>cc</sub> supply undervoltage hysteresis                         |      | 0.9  | _     |       |                                |
| I <sub>LK</sub>     | High-side floating well offset supply leakage                          |      | 1    | 12.5  |       | $V_{B} = V_{S} = 650 V$        |
| I <sub>QBS</sub>    | Quiescent V <sub>BS</sub> supply current                               | _    | 170  | _     | uA    | V <sub>IN</sub> = 0 V or 5 V   |
| I <sub>QCC</sub>    | Quiescent V <sub>cc</sub> supply current                               | _    | 600  |       |       | $V_{IN} = 0 V \text{ or } 5 V$ |
| V <sub>OH</sub>     | High level output voltage drop, $V_{cc}$ - $V_{LO}$ , $V_B$ - $V_{HO}$ | _    | 0.05 | 0.2   | N     |                                |
| V <sub>OL</sub>     | Low level output voltage drop, V <sub>o</sub>                          | _    | 0.02 | 0.1   | V     | $I_0 = 2 \text{ mA}$           |
| I <sub>o+mean</sub> | Mean output current from 3 V to 6 V                                    | 180  | 230  | _     |       | C <sub>L</sub> = 22 nF         |
| I <sub>o+</sub>     | Peak output current turn-on <sup>1</sup>                               |      | 290  |       | mA    | $V_{o} = 0 V$                  |
| I <sub>o-mean</sub> | Mean output current from 12 V to 9 V                                   | 450  | 650  |       | IIIA  | C <sub>∟</sub> = 22 nF         |
| l <sub>o-</sub>     | Peak output current turn-off <sup>1</sup>                              | —    | 700  | _     |       | V <sub>o</sub> = 15 V          |
| V <sub>IH</sub>     | Logic "1" input voltage                                                | 1.7  | 2.1  | 2.4   |       |                                |
| VIL                 | Logic "0" input voltage                                                | 0.7  | 0.9  | 1.1   | V     | Vcc = 10 V to 20 V             |
| $V_{\text{SD,TH}}$  | /SD input threshold                                                    | 0.7  | 0.9  | 1.1   |       |                                |
| I <sub>IN+</sub>    | Input bias current (Output = High)                                     | _    | 25   | 50    |       | IN = 5 V                       |
| I <sub>IN-</sub>    | Input bias current (Output = Low)                                      | -    |      | 10    | μA    | IN = 0 V                       |
| I <sub>SD+</sub>    | /SD input bias current                                                 | _    | _    | - 400 |       | $V_{DT/SD} = 0 V$              |
| $V_{\text{FBSD}}$   | Bootstrap diode forward voltage between Vcc<br>and VB                  | _    | 1    | 1.2   | V     | I <sub>F</sub> =0.3 mA         |
| I <sub>FBSD</sub>   | Bootstrap diode forward current between Vcc<br>and VB                  | 45   | 85   | —     | mA    | $V_{CC} - V_B = 4 V$           |
| $R_{BSD}$           | Bootstrap diode resistance                                             | 20   | 30   | 45    | Ω     | $V_{F1} = 4 V, V_{F2} = 5 V$   |
| Vs                  | Allowable Negative VS pin voltage for IN Signal propagation to HO      | _    | -11  | -10   | V     | Vcc = 15 V                     |

| Table 5 | <b>Static electrical</b> | characteristics |
|---------|--------------------------|-----------------|
|         |                          |                 |

<sup>1</sup> Not subjected to production test, verified by characterization.



## 4.4 Dynamic electrical characteristics

 $V_{CC}$  =  $V_{BS}$  = 15 V,  $T_A$  = 25 °C and  $C_L$  = 1000 pF unless otherwise specified.

Table 6Dynamic electrical characteristics

| Symbol         | Definition                                | Min. | Тур. | Max. | Units | <b>Test Conditions</b>         |
|----------------|-------------------------------------------|------|------|------|-------|--------------------------------|
| ton            | Turn-on propagation delay                 | _    | 740  | 1030 |       |                                |
| $t_{OFF}$      | Turn-off propagation delay                |      | 200  | 300  |       |                                |
| tsd            | Shut-down propagation delay               |      | 200  | 300  |       | $V_{IN} = 0 V \text{ or } 5 V$ |
| t <sub>R</sub> | Turn-on rise time                         | _    | 100  | 150  | ns    | $V_s = 0 V$                    |
| t <sub>F</sub> | Turn-off fall time                        |      | 35   | 80   |       |                                |
| MT             | Delay matching time (HS & LS turn-on/off) |      |      | 70   |       |                                |
| DT             | Dead time                                 | 350  | 540  | 730  |       | RDT = 12 k $\Omega$            |
| DT             | Dead time                                 | 1.9  | 2.7  | 3.5  | us    | RDT = 150 k $\Omega$           |
| NET            | Matabing Dood time                        | _    | 0    | 70   |       | RDT = 12 k $\Omega$            |
| MDT            | Matching Dead time                        | _    | 0    | 600  | ns    | RDT = 150 k $\Omega$           |



# 5 Application information and additional details

#### 5.1 IGBT / MOSFET gate drive

The 2ED21091S06F HVIC is designed to drive MOSFET or IGBT power devices. Figure 4 and Figure 5 illustrate several parameters associated with the gate drive functionality of the HVIC. The output current of the HVIC, used to drive the gate of the power switch, is defined as  $I_0$ . The voltage that drives the gate of the external power switch is defined as  $V_{H0}$  for the high-side power switch and  $V_{L0}$  for the low-side power switch; this parameter is sometimes generically called  $V_{OUT}$  and in this case does not differentiate between the high-side or low-side output voltage.



Figure 4 HVIC Sourcing current

Figure 5 HVIC Sinking current

## 5.2 Switching and timing relationships

The relationships between the input and output signals of the 2ED21091S06F are illustrated below in Figure 6 and Figure 7. From these figures, we can see the definitions of several timing parameters (i.e.  $t_{ON}$ ,  $t_{OFF}$ ,  $t_R$ , and  $t_F$ ) associated with this device.



Figure 6 Switching timing diagram

Figure 7 Input/output logic diagram



#### 5.3 Deadtime

This family of HVICs features integrated deadtime protection circuitry. The deadtime is programmable for 2ED21091S06F, it is greater design flexibility. The deadtime feature inserts a time period (a minimum deadtime) in which both the high- and low-side power switches are held off; this is done to ensure that the power switch being turned off has fully turned off before the second power switch is turned on. This minimum deadtime is automatically inserted whenever the external deadtime is shorter than internal deadtime; external deadtimes larger than internal deadtime are not modified by the gate driver.

The deadtime circuitry of 2ED21091S06F is matched with respect to the high- and low-side outputs. Figure 8 defines the two deadtime parameters (i.e.,  $DT_{LO-HO}$  and  $DT_{HO-LO}$ ); the deadtime matching parameter (MDT) associated with the 2ED21091S06F specifies the maximum difference between  $DT_{LO-HO}$  and  $DT_{HO-LO}$ .



Figure 8 Deadtime matching waveform definition

2ED21091S06F provides greater design flexibility with a programmable dead-time feature using an external resistor ( $R_{DT}$ ) connected between the DT pin and COM pin as shown in Figure 9. A decoupling ceramic capacitor ( $C_{DT} > 1nF$ ) is recommended which is parallel with  $R_{DT}$ .







Figure 10 shows the linear relationship between the resistor ( $R_{DT}$ ) and dead time. Based on the end application, designers can program the dead time with the different  $R_{DT}$ . In case the DT pin is left open or short to COM, the gate driver enters protection mode switching off the output stages. Hence this pin has to be connected to COM pin with a 12 k $\Omega$  to 150 k $\Omega$  resistor based on application requirements. A 12 k $\Omega$  provides a minimum deadtime of 540 ns and 150 k $\Omega$  provides a maximum deadtime of 2.7 us.



Figure 10 Variation of dead time vs. external resistor (R<sub>DT</sub>)

## 5.4 Matched propagation delays

The 2ED21091S06F is designed with propagation delay matching circuitry. With this feature, the IC's response at the output to a signal at the input requires approximately the same time duration (i.e.,  $t_{ON}$ ,  $t_{OFF}$ ) for both the low-side channels and the high-side channels; the maximum difference is specified by the delay matching parameter (MT). The propagation turn-on delay ( $t_{ON}$ ) of the 2ED21091S06F is matched to the propagation turn-off delay ( $t_{OFF}$ ).



Figure 11 Delay matching waveform definition



#### 5.5 Shutdown input

2ED21091S06F provides a shutdown functionality that allows to disable the output. When /SD in pulled down (the disable voltage is lower than  $V_{SD,TH}$ ) the output is disable. Once the external pull down is released, the output is active. The relationships between the input, output and enable signals of the 2ED21091S06F are illustrated below in Figure 7/12. From these figures, we can see the definition of the parameter (i.e.  $t_{SD}$ ) associated with this device.

Note: If the DT/SD is floating, the output is aslo disable.



Figure 12 Shutdown waveform definitions

#### 5.6 Input logic compatibility

The input pins are based on a TTL and CMOS compatible input-threshold logic that is independent of the Vcc supply voltage. Figure 13 illustrates an input signal to the 2ED21091S06F, its input threshold values, and the logic state of the IC as a result of the input signal. The typical high threshold ( $V_{IH}$ ) of 2.1 V and typical low threshold ( $V_{IL}$ ) of 0.9 V. The input pins are conveniently driven with logic level PWM control signals derived from 3.3 V and 5 V digital power-controller devices. Wider hysteresis (typically 0.9 V) offers enhanced noise immunity compared to traditional TTL logic implementations, where the hysteresis is typically less than 0.5 V. 2ED21091S06F also features tight control of the input pin threshold voltage levels which eases system design considerations and ensures stable operation across temperature. The 2ED21091S06F has input pins that are capable of sustaining voltages higher than the bias voltage applied on the Vcc pin of the device.



Figure 13 IN input thresholds



#### 5.7 Undervoltage lockout

This IC provides undervoltage lockout protection on both the  $V_{CC}$  (logic and low-side circuitry) power supply and the  $V_{BS}$  (high-side circuitry) power supply. Figure 14 is used to illustrate this concept;  $V_{CC}$  (or  $V_{BS}$ ) is plotted over time and as the waveform crosses the UVLO threshold ( $V_{CCUV+/-}$  or  $V_{BSUV+/-}$ ) the undervoltage protection is enabled or disabled.

Upon power-up, should the  $V_{cc}$  voltage fail to reach the  $V_{ccuv+}$  threshold, the IC won't turn-on. Additionally, if the  $V_{cc}$  voltage decreases below the  $V_{ccuv-}$  threshold during operation, the undervoltage lockout circuitry will recognize a fault condition and shutdown the high and low-side gate drive outputs.

Upon power-up, should the  $V_{BS}$  voltage fail to reach the  $V_{BSUV^+}$  threshold, the IC won't turn-on. Additionally, if the  $V_{BS}$  voltage decreases below the  $V_{BSUV^-}$  threshold during operation, the undervoltage lockout circuitry will recognize a fault condition, and shutdown the high-side gate drive outputs of the IC.

The UVLO protection ensures that the IC drives the external power devices only when the gate supply voltage is sufficient to fully enhance the power devices. Without this feature, the gates of the external power switch could be driven with a low voltage, resulting in the power switch conducting current while the channel impedance is high; this could result in very high conduction losses within the power device and could lead to power device failure.



Figure 14 UVLO protection

#### 5.8 Bootstrap diode

An ultra-fast bootstrap diode is monolithically integrated for establishing the high side supply. The differential resistor of the diode helps to avoid extremely high inrush currents when initially charging the bootstrap capacitor. The integrated diode with its resistrance helps save cost and improve reliability by reducing external components as shown below Figure 15 and Figure 16.



Figure 15 2ED210x with integrated components





The low ohmic current limiting resistor provides essential advantages over other competitor devices with high ohmic bootstrap structures. A low ohmic resistor such as in the 2ED210x family allows faster recharging of the bootstrap capacitor during periods of small duty cycles on the low side transistor. The bootstrap diode is a real pn-diode which works with all control algorithms of modern power electronics, such as trapezoidal or sinusoidal motor drives control.

#### 5.9 Calculating the bootstrap capacitance C<sub>BS</sub>

Bootstrapping is a common method of pumping charges from a low potential to a higher one. With this technique a supply voltage for the floating high side sections of the gate drive can be easily established according to Figure 17. This method has the advantage of being simple and low cost but may force some limitations on duty-cycle and on-time since they are limited by the requirement to refresh the charge in the bootstrap capacitor. Proper capacitor choice can reduce drastically these limitations.



Figure 17 Half bridge bootstrap circuit in 2ED210x

When the low side MOSFET turns on, it will force the potential of pin V<sub>s</sub> to GND. The existing difference between the voltage of the bootstrap capacitor V<sub>CBS</sub> and V<sub>CC</sub> results in a charging current I<sub>BS</sub> into the capacitor C<sub>BS</sub>. The current I<sub>BS</sub> is a pulse current and therefore the ESR of the capacitor C<sub>BS</sub> must be very small in order to avoid losses in the capacitor that result in lower lifetime of the capacitor. This pin is on high potential again after low side is turned off and high side is conducting current. But now the bootstrap diode D<sub>BS</sub> blocks a reverse current, so that the charges on the capacitor cannot flow back to the capacitor C<sub>VCC</sub>. The bootstrap diode D<sub>BS</sub> also takes over the blocking voltage between pin V<sub>B</sub> and V<sub>CC</sub>. The voltage of the bootstrap capacitor can now supply the high side gate drive sections. It is a general design rule for the location of bootstrap capacitors C<sub>BS</sub>, that they must be placed as close as possible to the IC. Otherwise, parasitic resistors and inductances may lead to voltage spikes, which may trigger the undervoltage lockout threshold of the individual high side driver section. However, all parts of the 2ED210x family, which have the UVLO also contain a filter at each supply section in order to actively avoid such undesired UVLO triggers.

The current limiting resistor  $R_{BS}$  according to Figure 17 reduces the peak of the pulse current during the low side MOSFET turn-on. The pulse current will occur at each turn-on of the low side MOSFET, so that with increasing switching frequency the capacitor  $C_{BS}$  is charged more frequently. Therefore a smaller capacitor is suitable at higher switching frequencies. The bootstrap capacitor is mainly discharged by two effects: The high side quiescent current and the gate charge of the high side MOSFET to be turned on.



The minimum size of the bootstrap capacitor is given by

$$C_{BS} = \frac{Q_{GTOT}}{\Delta V_{BS}}$$

 $\Delta V_{BS}$  is the maximum allowable voltage drop at the bootstrap capacitor within a switching period, typically 1 V. It is recommended to keep the voltage drop below the undervoltage lockout (UVLO) of the high side and limit

$$\Delta V_{BS} \leq (V_{CC} - V_{F} - V_{GSmin} - V_{DSon})$$

 $V_{GSmin} > V_{BSUV-}$ ,  $V_{GSmin}$  is the minimum gate source voltage we want to maintain and  $V_{BSUV-}$  is the high-side supply undervoltage negative threshold.

 $V_{cc}$  is the IC voltage supply,  $V_F$  is bootstrapdiode forward voltage and  $V_{DSon}$  is drain-source voltage of low side MOSFET.

Please note, that the value Q<sub>GTOT</sub> may vary to a maximum value based on different factors as explained below and the capacitor shows voltage dependent derating behavior of its capacitance.

The influencing factors contributing V<sub>BS</sub> to decrease are:

- MOSFET turn on required Gate charge (Q<sub>G</sub>)
- MOSFET gate-source leakage current ( $I_{LK\_GS}$ )
- Floating section quiescent current (I<sub>QBS</sub>)
- Floating section leakage current ( $I_{\mbox{\tiny LK}}$ )
- Bootstrap diode leakage current  $(I_{LK\_DIODE})$
- Charge required by the internal level shifters ( $Q_{LS}$ ): typical 1nC
- Bootstrap capacitor leakage current ( $I_{\text{LK}\_\text{CAP}})$
- High side on time  $(T_{\mbox{\scriptsize HON}})$

Considering the above,

$$Q_{GTOT} = Q_G + Q_{LS} + \left(I_{QBS} + I_{LK_{GS}} + I_{LK} + I_{LK_{DIODE}} + I_{LK_{CAP}}\right) * T_{HON}$$

 $I_{LK\_CAP}$  is only relevant when using an electrolytic capacitor and can be ignored if other types of capacitors are used. It is strongly recommend using at least one low ESR ceramic capacitor (paralleling electrolytic capacitor and low ESR ceramic capacitor may result in an efficient solution).

The above  $C_{BS}$  equation is valid for pulse by pulse considerations. It is easy to see, that higher capacitance values are needed, when operating continuously at small duty cycles of low side. The recommended bootstrap capacitance is therefore in the range up to 4.7  $\mu$ F for most switching frequencies. The performance of the integrated bootstrap diode supports the requirement for small bootstrap capacitances.

#### 5.10 Tolerant to negative tranisents on input pins

Typically the driver's ground pin is connected close to the source pin of the MOSFET or IGBT. The microcontroller which sends the IN PWM signal refers to the same ground and in most cases there will be an offset voltage between the microcontroller ground pin and driver ground because of ground bounce. The 2ED210x family can handle negative voltage spikes up to 5 V. The recommended operating level is at negative 4 V with absolute maximum of negative 5 V. Standard half bridge or high-side/low-side gate drivers only allow negative voltage levels down to -0.3 V. The 2ED210x family has much better noise immunity capability on the input pins.





Figure 18 Negative voltage tolerance on inputs of upto –5 V

#### 5.11 Negative voltage transient tolerance of VS pin

A common problem in today's high-power switching converters is the transient response of the switch node's voltage as the power switches transition on and off quickly while carrying a large current. A typical 3-phase inverter circuit is shown in Figure 19, here we define the power switches and diodes of the inverter.

If the high-side switch (e.g., the IGBT Q1 in Figure 19Figure 20) switches from on to off, while the U phase current is flowing to an inductive load, a current commutation occurs from high-side switch (Q1) to the diode (D2) in parallel with the low-side switch of the same inverter leg. At the same instance, the voltage node  $V_{S1}$ , swings from the positive DC bus voltage to the negative DC bus voltage.



Figure 19 Three phase inverter

Also when the V phase current flows from the inductive load back to the inverter (see Figure 20 C) and D)), and Q4 IGBT switches on, the current commutation occurs from D3 to Q4. At the same instance, the voltage node,  $V_{S2}$ , swings from the positive DC bus voltage to the negative DC bus voltage.

However, in a real inverter circuit, the VS voltage swing does not stop at the level of the negative DC bus, rather it swings below the level of the negative DC bus. This undershoot voltage is called "negative V<sub>s</sub> transient"





The circuit shown in Figure 21-A depicts one leg of the three phase inverter; Figure 21Figure 21-B and 19-C show a simplified illustration of the commutation of the current between Q1 and D2. The parasitic inductances in the power circuit from the die bonding to the PCB tracks are lumped together in  $L_c$  and  $L_E$  for each IGBT. When the high-side switch is on,  $V_{S1}$  is below the DC+ voltage by the voltage drops associated with the power switch and the parasitic elements of the circuit. When the high-side power switch turns off, the load current momentarily flows in the low-side freewheeling diode due to the inductive load connected to  $V_{S1}$  (the load is not shown in these figures). This current flows from the DC- BUS (which is connected to the COM pin of the HVIC) to the load and a negative voltage between  $V_{S1}$  and the DC- BUS is induced (i.e., the COM pin of the HVIC is at a higher potential than the  $V_S$  pin).



Figure 21 Figure A shows the parasitic elements. Figure B shows the generation of VS positive. Figure C shows the generation of VS negative

#### 5.12 NTSOA – Negative Transient Safe Operating Area

In a typical motor drive system, dV/dt is typically designed to be in the range of 3 – 5 V / ns. The negative VS transient voltage can exceed this range during some events such as short circuit and over-current shutdown, when di/dt is greater than in normal operation.

Infineon's HVICs have been designed for the robustness required in many of today's demanding applications. An indication of the 2ED21091S06F's robustness can be seen in Figure 22, where the 2ED21091S06F's Safe Operating Area is shown at  $V_{BS}$ =15 V based on repetitive negative VS spikes. A negative VS transient voltage falling in the grey area (outside SOA) may lead to IC permanent damage; viceversa unwanted functional anomalies or permanent damage to the IC do not appear if negative VS transients fall inside the SOA.





Figure 22 Negative VS transient SOA for 2ED21091S06F @ VBS=15 V

Even though the 2ED21091S06F has been shown able to handle these large negative VS transient conditions, it is highly recommended that the circuit designer always limit the negative VS transients as much as possible by careful PCB layout and component use.

# 5.13 Higher headroom for input to output signal transmission with logic operation upto -11 V

If there is not enough voltage for the level shifter to transmit a valid signal to the high side. High side driver doesn't turn on. The level shifter circuit is with respect to COM (refer to Block Diagram on page 4), the voltage from V<sub>B</sub> to COM is the supply voltage of level shifter. Under the condition of VS is negative voltage with respect to COM, the voltage of VS - COM is decreased, as shown in Figure 23. There is a minimum operational supply voltage of level shifter is too low, the level shifter cannot pass through IN signal to HO. The specification of VS is -11 V as the internal structure allows a voltage difference of 15 V between Vcc and COM pins. If V<sub>B</sub> – V<sub>S</sub> voltage is different, the minimum VS voltage changes accordingly.



Figure 23 Headroom for HV level shifter data transmission



#### 5.14 Maximum switching frequency

The 2ED21091S06F is capable of switching at higher frequencies as compared to standard half-bridge or high side / low side gate drivers. It is essential to ensure that the component is not thermally overloaded when operating at higher frequencies. This can be checked by means of the thermal resistance junction to ambient and the calculation or measurement of the dissipated power. The thermal resistance is given in the datasheet (section 4) and refers to a specific layout. Changes of this layout may lead to an increased thermal resistance, which will reduce the total dissipated power of the driver IC. One should therefore do temperature measurements in order to avoid thermal overload under application relevant conditions of ambient temperature and housing.

The maximum chip temperature T<sub>J</sub> can be calculated with

$$T_I = Pd \cdot Rth_{IA} + T_{A_max}$$
, where  $T_{A_max}$  is the maximum ambient temperature.

The dissipated power Pd by the driver IC is a combination of several sources. These are explained in detail in the application note "2ED21091S06F (HVICs)"

Here is the example of the figures which estimates the gate driver IC junction temperature when switching a given MOSFET at different switching frequencies.



\*Assumptions for above curves: LLC topology, Power switch = IPP60R600P6,  $T_a = 25 \text{ °C}$ ,  $V_{BUS} = 400 \text{ V}$ ,  $V_{CC} = 12 \text{ V}$ ,  $R_{gon} = 3.9 \Omega$ ,  $R_{goff} = 1 \Omega$ 

#### Figure 24 Estimated T<sub>J</sub> vs. Frequencies



#### 5.15 PCB layout tips

<u>Distance between high and low voltage components</u>: It's strongly recommended to place the components tied to the floating voltage pins ( $V_B$  and  $V_S$ ) near the respective high voltage portions of the device. Please see the Case Outline information in this datasheet for the details.

<u>Ground Plane</u>: In order to minimize noise coulping, the ground plane should not be placed under or near the high voltage floating side.

<u>Gate Drive Loops</u>: Current loops behave like antennas and are able to receive and transmit EM noise (see Figure 25). In order to reduce the EM coulping and improve the power switch turn on/off performance, the gate drive loops must be reduced as much as possible. Moreover, current can be injected inside the gate drive loop via the IGBT collector-to-gate parasitic capacitance. The parasitic auto-inductance of the gate loop contributes to developing a voltage across the gate-emitter, thus increasing the possibility of a self turn-on effect.



Figure 25 Avoid antenna loops

<u>Supply Capacitor</u>: It is recommended to place a bypass capacitor  $(C_{IN})$  between the V<sub>CC</sub> and COM pins. A ceramic 1µF ceramic capacitor is suitable for most applications. This component should be placed as close as possible to the pins in order to reduce parasitic elements.

<u>Routing and Placement</u>: Power stage PCB parasitic elements can contribute to large negative voltage transients at the switch node; it is recommended to limit the phase voltage negative transients. In order to avoid such conditions, it is recommended to 1) minimize the high-side emitter to low-side collector distance, and 2) minimize the low-side emitter to negative bus rail stray inductance. However, where negative VS spikes remain excessive, further steps may be taken to reduce the spike. This includes placing a resistor (5  $\Omega$  or less) between the VS pin and the switch node (see Figure 26 - A), and in some cases using a clamping diode between COM and Vs (see Figure 26 - B). See DT04-4 at www.infineon.com for more detailed explanations.



Figure 26 Resistor between the VS pin and the switch node and clamping diode between COM and VS



# 6 Qualification information<sup>1</sup>

#### Table 7Qualification information

| Qualification level        |                      |                                                           | Industrial <sup>2</sup>   |  |  |  |
|----------------------------|----------------------|-----------------------------------------------------------|---------------------------|--|--|--|
|                            |                      | Note: This family of ICs has passed JEDEC's Industrial    |                           |  |  |  |
|                            |                      | qualification. Consumer qualification level is granted by |                           |  |  |  |
|                            |                      | extension of the hig                                      | her Industrial level.     |  |  |  |
| Moisture sensitivity level |                      | DSO-8                                                     | MSL2, 260°C               |  |  |  |
|                            |                      |                                                           | (per IPC/JEDEC J-STD-020) |  |  |  |
|                            | Charged device model | Class C3 (1.0 kV)                                         |                           |  |  |  |
| ESD                        | charged device model | (per JEDEC standard JS-002)                               |                           |  |  |  |
| E2D                        |                      | Class 1C (1.5 kV)                                         |                           |  |  |  |
|                            | Human body model     | (per JEDEC standard JS-001)                               |                           |  |  |  |
| IC latch-up test           |                      | Class II Level A                                          |                           |  |  |  |
|                            |                      | (per JESD78)                                              |                           |  |  |  |
| RoHS compliant             |                      | Yes                                                       |                           |  |  |  |

# 7 Related products

#### Table 8

| Product               | Description                                                                                                     |
|-----------------------|-----------------------------------------------------------------------------------------------------------------|
| Gate Driver ICs       |                                                                                                                 |
| <u>6EDL04I06 /</u>    | 600 V, 3 phase level shift thin-film SOI gate driver with integrated high speed, low R <sub>BSD</sub> bootstrap |
| 6EDL04N06             | diodes with over-current protection (OCP), 240/420 mA source/sink current drive, Fault reporting,               |
|                       | and Enable for MOSFET or IGBT switches.                                                                         |
| <u>2EDL23I06</u> /    | 600 V, Half-bridge thin-film SOI level shift gate driver with integrated high speed, low                        |
| 2EDL23N06             | R <sub>BSD</sub> bootstrap diode, with over-current protection (OCP), 2.3/2.8 A source/sink current driver, and |
|                       | one pin Enable/Fault function for MOSFET or IGBT switches.                                                      |
| Power Switches        |                                                                                                                 |
| <u>IKD04N60R / RF</u> | 600 V TRENCHSTOP™ IGBT with integrated diode in PG-TO252-3 package                                              |
| IKD06N65ET6           | 650 V TRENCHSTOP™ IGBT with integrated diode in DPAK                                                            |
| IPD65R950CFD          | 650 V CoolMOS CFD2 with integrated fast body diode in DPAK                                                      |
| IPN50R950CE           | 500 V CoolMOS CE Superjunction MOSFET in PG-SOT223 package                                                      |
| iMOTION™ Contro       | ollers                                                                                                          |
| IRMCK099              | iMOTION™ Motor control IC for variable speed drives utilizing sensor-less Field Oriented Control                |
|                       | (FOC) for Permanent Magnet Synchronous Motors (PMSM).                                                           |
| <u>IMC101T</u>        | High performance Motor Control IC for variable speed drives based on field oriented control (FOC)               |
|                       | of permanent magnet synchronous motors (PMSM).                                                                  |

<sup>2</sup> Higher qualification ratings may be available should the user have such requirements. Please contact your Infineon sales representative for further information.

Datasheet www.infineon.com/soi

<sup>&</sup>lt;sup>1</sup> Qualification standards can be found at Infineon's web site <u>www.infineon.com</u>



# 8 Package details



Figure 27 8 - Lead DSO



# 9 Part marking information







# **10** Additional documentation and resources

Several technical documents related to the use of HVICs are available at <u>www.infineon.com</u>; use the Site Search function and the document number to quickly locate them. Below is a short list of some of these documents.

Application Notes: <u>Understanding HVIC Datasheet Specifications</u> <u>HV Floating MOS-Gate Driver ICs</u> <u>Use Gate Charge to Design the Gate Drive Circuit for Power MOSFETs and IGBTs</u> <u>Bootstrap Network Analysis: Focusing on the Integrated Bootstrap Functionality</u>

Design Tips: <u>Using Monolithic High Voltage Gate Drivers</u> <u>Alleviating High Side Latch on Problem at Power Up</u> <u>Keeping the Bootstrap Capacitor Charged in Buck Converters</u> <u>Managing Transients in Control IC Driven Power Stages</u> <u>Simple High Side Drive Provides Fast Switching and Continuous On-Time</u>

#### 10.1 Infineon online forum resources

The Gate Driver Forum is live at Infineon Forums (<u>www.infineonforums.com</u>). This online forum is where the Infineon gate driver IC community comes to the assistance of our customers to provide technical guidance – how to use gate drivers ICs, existing and new gate driver information, application information, availability of demo boards, online training materials for over 500 gate driver ICs. The Gate Driver Forum also serves as a repository of FAQs where the user can review solutions to common or specific issues faced in similar applications.

Register online at the Gate Driver Forum and learn the nuances of efficiently driving a power switch in any given power electronic application.



# **11 Revision history**

| Document<br>version | Date of release | Description of changes                                               |
|---------------------|-----------------|----------------------------------------------------------------------|
| 2.00                | Aug 12, 2019    | Final Datasheet                                                      |
| 2.10                | Sep. 12, 2019   | Revised parameter values in Table 6, 7 to match the test conditions. |
| 2.20                | Jan. 14, 2020   | Added deadtime settings section in page 10-11.                       |
| 2.21                | April 07, 2020  | Changed the ESD HBM from Class 2 to Class 1C                         |
| 2.22                | July 02, 2020   | IC latch-up test per JESD78                                          |
| 2.30                | June 6, 2021    | Updated block diagram in figure 2.                                   |
| 2.31                | Oct. 11, 2021   | Merge V2.22 and V2.30.                                               |
|                     |                 | Added interlocking function under Features section on page 1.        |
| 2.32                | May 12, 2022    | Remove I <sub>FBSD</sub> maximum spec                                |

#### Trademarks

All referenced product or service names and trademarks are the property of their respective owners.

Edition 2021-10-11

Published by

Infineon Technologies AG

81726 Munich, Germany

© 2022 Infineon Technologies AG. All Rights Reserved.

Do you have a question about this document? Email: erratum@infineon.com

**Document reference** 

#### IMPORTANT NOTICE

The information given in this document shall in no event be regarded as a guarantee of conditions or characteristics ("Beschaffenheitsgarantie").

With respect to any examples, hints or any typical values stated herein and/or any information regarding the application of the product, Infineon Technologies hereby disclaims any and all warranties and liabilities of any kind, including without limitation warranties of non-infringement of intellectual property rights of any third party.

In addition, any information given in this document is subject to customer's compliance with its obligations stated in this document and any applicable legal requirements, norms and standards concerning customer's products and any use of the product of Infineon Technologies in customer's applications.

The data contained in this document is exclusively intended for technically trained staff. It is the responsibility of customer's technical departments to evaluate the suitability of the product for the intended application and the completeness of the product information given in this document with respect to such application. For further information on the product, technology delivery terms and conditions and prices please contact your nearest Infineon Technologies office (www.infineon.com).

#### WARNINGS

Due to technical requirements products may contain dangerous substances. For information on the types in question please contact your nearest Infineor Technologies office.

Except as otherwise explicitly approved by Infineor Technologies in a written document signed by authorized representatives of Infineor Technologies, Infineon Technologies' products may not be used in any applications where a failure of the product or any consequences of the use thereof car reasonably be expected to result in personal injury.